











**TPS65266** SLVSCT9B-NOVEMBER 2014-REVISED JANUARY 2015

# TPS65266 2.7- to 6.5-V Input Voltage, 3-A/2-A/2-A Output Current Triple Synchronous **Step-Down Converter**

#### **Features**

- Operating Input Voltage Range 2.7 to 6.5 V
- Feedback Reference Voltage 0.6 V ±1%
- Maximum Continuous Output Current 3 A/2 A/2 A
- Dedicated Enable and Soft Start
- Accurate Start-Up Timing Control With Enable Pins Discharge
- Forced Continuous Current (FCC) Mode at Light
- Cycle-by-Cycle Current Limiting With Hiccup Mode Overcurrent Protection
- Adjustable Clock Frequency 250 kHz to 2.4 MHz
- External Clock Synchronization
- Power-Good Indicator
- Overtemperature Protection

#### **Applications**

- Printer and Scanner
- Digital TV
- Set Top Box
- Home Gateway and Access Point Networks
- Surveillance

#### 3 Description

The TPS65266 incorporates 3 channels of highsynchronous buck converter applications operating off the adaptor or battery with input voltage lower than 6.5 V.

#### The buck DC/DC converter integrates MOSFETs for optimized power efficiency and reduces external component counts. The peak current mode control simplifies the compensation and fast transient response. High clock frequency allows smaller and low-value inductors and capacitors. External compensation supports optimized loop compensation and fast transient response. In light load condition, the buck converter operates in FCC mode for a reduction in noise susceptibility and RF interference. Cycle-by-cycle overcurrent limiting with hiccup mode limits MOSFET power dissipation in short circuit or overloading fault conditions.

The TPS65266 features a power-good supervisor circuit that monitors all converter outputs. The PGOOD pin is asserted after the output voltages in each channel are in regulation and sequencing is done.

When continuous heavy overload or short circuit increases power dissipation in the buck converter, internal thermal protection circuit shuts off the device to prevent damage. Recovery from a thermal shutdown is automatic after the device has cooled sufficiently.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS65266    | VQFN (32) | 5.00 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Application Schematic







# **Table of Contents**

| 1 | Features 1                           |    | 7.3 Feature Description                          | 13             |
|---|--------------------------------------|----|--------------------------------------------------|----------------|
| 2 | Applications 1                       |    | 7.4 Device Functional Modes                      | 2              |
| 3 | Description 1                        | 8  | Application and Implementation                   | 23             |
| 4 | Revision History2                    |    | 8.1 Application Information                      | 2              |
| 5 | Pin Configuration and Functions      |    | 8.2 Typical Application                          | 2              |
| 6 | Specifications5                      | 9  | Power Supply Recommendations                     | 3 <sup>.</sup> |
| Ü | 6.1 Absolute Maximum Ratings         | 10 | Layout                                           | 3 <sup>-</sup> |
|   | 6.2 ESD Ratings                      |    | 10.1 Layout Guidelines                           | 3 <sup>.</sup> |
|   | 6.3 Recommended Operating Conditions |    | 10.2 Layout Example                              | 3              |
|   | 6.4 Thermal Information              | 11 | Device and Documentation Support                 | 33             |
|   | 6.5 Electrical Characteristics       |    | 11.1 Device Support                              | 3              |
|   | 6.6 Typical Characteristics 8        |    | 11.2 Trademarks                                  | 3              |
| 7 | Detailed Description 12              |    | 11.3 Electrostatic Discharge Caution             | 3              |
| - | 7.1 Overview                         |    | 11.4 Glossary                                    | 3              |
|   | 7.2 Functional Block Diagram         | 12 | Mechanical, Packaging, and Orderable Information | 33             |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (December 2014) to Revision B |      |
|-------------------------------------------------------|------|
| Updated device status to production data              | 1    |
| Changes from Original (November 2014) to Revision A   | Page |
| Added note to G <sub>m_PS1/2/3</sub>                  | 6    |
|                                                       |      |



# 5 Pin Configuration and Functions



A. There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance.

#### **Pin Functions**

|     | PIN   | DESCRIPTION                                                                                                                                                                                                                 |
|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME  | DESCRIPTION                                                                                                                                                                                                                 |
| 1   | AGND  | Analog ground pin                                                                                                                                                                                                           |
| 2   | AGND  | Analog ground pin                                                                                                                                                                                                           |
| 3   | AGND  | Analog ground pin                                                                                                                                                                                                           |
| 4   | PGOOD | An open-drain output; asserts low if output voltage of bucks beyond regulation range due to thermal shutdown, over-current, under-voltage, or ENx low.                                                                      |
| 5   | VINQ  | Input voltage of converter controller and reference power supply bias. TI recommends to connect a 1-µF capacitor from the pin to analog ground and put the capacitor as near as possible to this pin.                       |
| 6   | FB2   | Feedback Kelvin sensing pin for buck2 output voltage. Connect this pin to buck2 feedback resistor divider.                                                                                                                  |
| 7   | COMP2 | Error amplifier output and loop compensation pin for buck2. Connect a series resistor and capacitor to compensate the control loop of buck converter 2 with peak current PWM mode.                                          |
| 8   | SS2   | Soft-start and tracking input for buck2 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck2 can be programmed by connecting a capacitor between this pin and ground. |
| 9   | BST2  | Boot strapped supply to the high-side floating gate driver in buck2 converter. Connect a capacitor (47 nF recommended) from BST2 pin to LX2 pin.                                                                            |
| 10  | LX2   | Switching node connection to the inductor and bootstrap capacitor for buck2 converter. The voltage swing at this pin is from a diode voltage below the ground up to VIN2 voltage.                                           |
| 11  | PGND2 | Power ground connection of buck2. Connect PGND2 pin as close as practical to the (–) terminal of VIN2 input ceramic capacitor.                                                                                              |
| 12  | VIN2  | Input power supply for buck2. Connect VIN2 pin as close as practical to the (+) terminal of an input ceramic capacitor (10 µF suggested).                                                                                   |



# Pin Functions (continued)

| NO. | NAME           | DESCRIPTION                                                                                                                                                                                                                 |
|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13  | VIN3           | Input power supply for buck3. Connect VIN3 pin as close as practical to the (+) terminal of an input ceramic capacitor (10 µF suggested).                                                                                   |
| 14  | PGND3          | Power ground connection of buck3. Connect PGND3 pin as close as practical to the (–) terminal of VIN3 input ceramic capacitor.                                                                                              |
| 15  | LX3            | Switching node connection to the inductor and bootstrap capacitor for buck3 converter. The voltage swing at this pin is from a diode voltage below the ground up to VIN3 voltage.                                           |
| 16  | BST3           | Boot strapped supply to the high-side floating gate driver in buck3 converter. Connect a capacitor (47 nF recommended) from BST3 pin to LX3 pin.                                                                            |
| 17  | SS3            | Soft-start and tracking input for buck3 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck3 can be programmed by connecting a capacitor between this pin and ground. |
| 18  | COMP3          | Error amplifier output and loop compensation pin for buck3. Connect a series resistor and capacitor to compensate the control loop of buck converter 3 with peak current PWM mode.                                          |
| 19  | FB3            | Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 feedback resistor divider.                                                                                                                  |
| 20  | ROSC           | Oscillator frequency programmable pin. Connect an external resistor to set the switching frequency.                                                                                                                         |
| 21  | AGND           | Analog ground common to buck controllers and other analog circuits. It must be routed separately from high-current power grounds to the (–) terminal of bypass capacitor of input voltage VINQ.                             |
| 22  | FB1            | Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 feedback resistor divider.                                                                                                                  |
| 23  | COMP1          | Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensate the control loop of buck converter 1 with peak current PWM mode.                                          |
| 24  | SS1            | Soft-start and tracking input for buck1 converter. An internal 5.5-µA pullup current source is connected to this pin. The soft-start time of buck1 can be programmed by connecting a capacitor between this pin and ground. |
| 25  | BST1           | Boot strapped supply to the high-side floating gate driver in buck1 converter. Connect a capacitor (47 nF recommended) from BST1 pin to LX1 pin.                                                                            |
| 26  | LX1            | Switching node connection to the inductor and bootstrap capacitor for buck1 converter. The voltage swing at this pin is from a diode voltage below the ground up to VIN1 voltage.                                           |
| 27  | PGND1          | Power ground connection of buck1. Connect PGND1 pin as close as practical to the (–) terminal of VIN1 input ceramic capacitor.                                                                                              |
| 28  | VIN1           | Input power supply for buck1. Connect VIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 µF).                                                                                     |
| 29  | EN1            | Enable for buck1 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck1 with resistors divider.                                                                                      |
| 30  | EN2            | Enable for buck2 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck2 with resistors divider.                                                                                      |
| 31  | EN3            | Enable for buck3 converter. Float to enable. Can use this pin to adjust the input undervoltage lockup of buck3 with resistors divider.                                                                                      |
| 32  | GND            | Ground pin                                                                                                                                                                                                                  |
| _   | Thermal<br>PAD | No electric connection to any signal. Soldered to the ground in PCB for better thermal performance.                                                                                                                         |

Product Folder Links: TPS65266

Copyright © 2014–2015, Texas Instruments Incorporated



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (1)

|                  |                                                                | MIN  | MAX | UNIT |
|------------------|----------------------------------------------------------------|------|-----|------|
|                  | VIN1, VIN2, VIN3, VINQ                                         | -0.3 | 7   |      |
|                  | LX1, LX2, LX3 (maximum withstand voltage transient <20 ns)     | -1.0 | 7   |      |
| Voltogo ot       | BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | -0.3 | 7   | V    |
| Voltage at       | EN1, EN2, EN3, PGOOD                                           | -0.3 | 7   | V    |
|                  | FB1, FB2, FB3, COMP1, COMP2, COMP3, SS1, SS2, SS3, ROSC        | -0.3 | 3.6 |      |
|                  | AGND, PGND1, PGND2, PGND3                                      | -0.3 | 0.3 |      |
| $T_J$            | Operating junction temperature                                 | -40  | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                                            | -55  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                  |                          |                                                                               | VALUE | UNIT |
|------------------|--------------------------|-------------------------------------------------------------------------------|-------|------|
| \/               | Electrostatic            | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | ±2000 | V    |
| V <sub>(ES</sub> | <sup>SD)</sup> discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                                                | MIN  | MAX | UNIT |
|----------------|----------------------------------------------------------------|------|-----|------|
|                | VIN1, VIN2, VIN3, VINQ                                         | 2.7  | 6.5 |      |
|                | LX1, LX2, LX3 (maximum withstand voltage transient <20 ns)     | -0.8 | 6.5 |      |
| Voltage at     | BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | -0.1 | 6.5 | V    |
|                | EN1, EN2, EN3, PGOOD                                           | -0.1 | 6.5 |      |
|                | FB1, FB2, FB3, COMP1, COMP2, COMP3, SS1, SS2, SS3, ROSC        | -0.1 | 3   |      |
| T <sub>J</sub> | Operating junction temperature                                 | -40  | 125 | °C   |

#### 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | RHB     | UNIT |
|-----------------------|----------------------------------------------|---------|------|
|                       |                                              | 32 PINS |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 34.2    |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 27.5    |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 8.3     | °C/M |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.4     | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 8.3     |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.8     |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.5 Electrical Characteristics

 $T_A = 25$ °C,  $V_{IN} = 5$  V,  $F_{SW} = 1$  MHz (unless otherwise noted)

|                                        | PARAMETER                                               | TEST CONDITIONS                                   | MIN   | TYP        | MAX   | UNIT      |
|----------------------------------------|---------------------------------------------------------|---------------------------------------------------|-------|------------|-------|-----------|
| INPUT SUPPLY                           | VOLTAGE                                                 |                                                   |       |            |       |           |
| VIN                                    | Input voltage range                                     |                                                   | 2.7   |            | 6.5   | V         |
|                                        |                                                         | VIN rising                                        | 2.35  | 2.45       | 2.6   | V         |
| UVLO                                   | VIN undervoltage lockout                                | VIN falling                                       | 2.15  | 2.25       | 2.35  | V         |
|                                        |                                                         | Hysteresis                                        |       | 200        |       | mV        |
| IDD <sub>SDN</sub>                     | Shutdown supply current                                 | EN1 = EN2 = EN3 = 0 V                             |       | 9          |       | μΑ        |
| IDD <sub>Q_NSW</sub>                   |                                                         | EN1 = EN2 = EN3 = 5 V,<br>FB1 = FB2 = FB3 = 0.8 V |       | 790        |       | μΑ        |
| IDD <sub>Q_NSW1</sub>                  | Input quiescent current without                         | EN1 = 5 V, EN2 = EN3 = 0 V,<br>FB1 = 0.8 V        |       | 340        |       | μΑ        |
| IDD <sub>Q_NSW2</sub>                  | buck1/2/3 switching                                     | EN2 = 5 V, EN1 = EN3 = 0 V,<br>FB2 = 0.8 V        |       | 340        |       | μΑ        |
| IDD <sub>Q_NSW3</sub>                  |                                                         | EN3 = 5 V, EN1 = EN2 = 0 V,<br>FB3 = 0.8 V        |       | 340        |       | μΑ        |
| BUCK1, BUCK                            | 2, BUCK3                                                |                                                   |       |            |       |           |
| $V_{FB}$                               | Feedback voltage                                        | V <sub>COMP</sub> = 1.2 V                         | 0.594 | 0.6        | 0.606 | V         |
| V <sub>ENXH</sub>                      | EN1/2/3 high-level input voltage                        |                                                   |       | 1.2        | 1.26  | V         |
| $V_{ENXL}$                             | EN1/2/3 low-level input voltage                         |                                                   | 1.1   | 1.15       |       | V         |
| I <sub>ENX1</sub>                      | EN1/2/3 pullup current                                  | ENx = 1 V                                         | 1.8   | 2.1        | 2.4   | μΑ        |
| I <sub>ENX2</sub>                      | EN1/2/3 pullup current                                  | ENx = 1.3 V                                       |       | 5.3        |       | μΑ        |
| ENhys                                  | Hysteresis current                                      |                                                   |       | 3.2        |       | μΑ        |
| I <sub>SSX</sub>                       | Soft-start charging current                             |                                                   | 4.5   | 5.5        | 6.5   | μΑ        |
| t <sub>ON_MIN</sub>                    | Minimum on-time                                         |                                                   |       | 80         | 100   | ns        |
| G <sub>m_EA</sub>                      | Error amplifier transconductance                        | $-2 \mu A < I_{COMPX} < 2 \mu A$                  |       | 290        |       | μS        |
| G <sub>m_PS1/2/3</sub>                 | COMP1/2/3 voltage to inductor current $G_{\rm m}^{(1)}$ | I <sub>LX</sub> = 0.5 A                           |       | 10         |       | A/V       |
| I <sub>LIMIT1</sub>                    | Buck1 peak inductor current limit                       |                                                   | 3.9   | 4.6        | 5.3   | Α         |
| I <sub>LIMITSINK1</sub>                | Buck1 low-side sink current limit                       |                                                   |       | 1.4        |       |           |
| I <sub>LIMIT2/3</sub>                  | Buck2/3 peak inductor current limit                     |                                                   | 2.5   | 3.1        | 3.7   | Α         |
| I <sub>LIMITSINK2/3</sub>              | Buck2/3 low-side sink current limit                     |                                                   |       | 1.2        |       | Α         |
| Rdson_HS1                              | Buck1 high-side switch resistance                       | VINQ = 5 V                                        |       | 45         |       | mΩ        |
| Rdson_LS1                              | Buck1 low-side switch resistance                        | VINQ = 5 V                                        |       | 50         |       | mΩ        |
| Rdson_HS2                              | Buck2 high-side switch resistance                       | VINQ = 5 V                                        |       | 60         |       | mΩ        |
| Rdson_LS2                              | Buck2 low-side switch resistance                        | VINQ = 5 V                                        |       | 60         |       | mΩ        |
| Rdson_HS3                              | Buck3 high-side switch resistance                       | VINQ = 5 V                                        |       | 60         |       | mΩ        |
| Rdson_LS3                              | Buck3 low-side switch resistance                        | VINQ = 5 V                                        |       | 60         |       | $m\Omega$ |
| HICCUP TIMING                          |                                                         |                                                   |       |            |       |           |
| t <sub>Hiccup_wait</sub>               | Overcurrent wait time <sup>(1)</sup>                    |                                                   |       | 512        |       | cycles    |
| t <sub>Hiccup_re</sub>                 | Hiccup time before restart <sup>(1)</sup>               |                                                   |       | 16382      |       | cycles    |
| POWER GOOD                             |                                                         |                                                   |       |            |       |           |
| $V_{th\_PG}$                           | Feedback voltage threshold                              | FBx undervoltage falling FBx undervoltage rising  |       | 92.5<br>95 |       | %VREF     |
| torourourour                           | PGOOD falling edge deglitch time                        | 1 DA UNGERVORAGE Hallig                           |       | 128        |       | cycles    |
| tDEGLITCH(PG)_F                        | D000D 11 1 1 11 11 11                                   |                                                   |       |            |       | -         |
| <sup>t</sup> RDEGLITCH(PG)_R           |                                                         |                                                   |       | 16350      | 4     | cycles    |
|                                        |                                                         |                                                   |       |            | 1     | μA<br>V   |
| I <sub>PG</sub><br>V <sub>LOW_PG</sub> | PGOOD pin leakage PGOOD pin low voltage                 | I <sub>SINK</sub> = 1 mA                          |       |            | 0.4   | +         |

(1) Lab validation result

Product Folder Links: TPS65266

Copyright © 2014–2015, Texas Instruments Incorporated



# **Electrical Characteristics (continued)**

 $T_A = 25$ °C,  $V_{IN} = 5$  V,  $F_{SW} = 1$  MHz (unless otherwise noted)

|                                      | PARAMETER                          | TEST CONDITIONS                  | MIN | TYP  | MAX  | UNIT |
|--------------------------------------|------------------------------------|----------------------------------|-----|------|------|------|
| OSCILLATOR                           |                                    |                                  |     |      |      |      |
| F <sub>SW</sub>                      | Switching frequency                | $R_{OSC} = 51.1 \text{ k}\Omega$ | 920 | 1000 | 1080 | kHz  |
| F <sub>SW_range</sub>                | Switching frequency                |                                  | 250 |      | 2400 | kHz  |
| F <sub>SYNC</sub>                    | Clock sync frequency range         |                                  | 250 |      | 2400 | kHz  |
| t <sub>SYNC_w</sub>                  | Clock sync minimum pulse duration  |                                  | 80  |      |      | ns   |
| F <sub>SYNC_HI</sub>                 | Clock sync high threshold          |                                  |     |      | 2    | V    |
| V <sub>SYNC_LO</sub>                 | Clock sync low threshold           |                                  | 0.4 |      |      | V    |
| THERMAL PROTECTION                   |                                    |                                  |     |      |      |      |
| T <sub>TRIP_OTP</sub> <sup>(1)</sup> | The second is not a string in sint | Temperature rising               |     | 160  |      | °C   |
| T <sub>HYST_OTP</sub> <sup>(1)</sup> | Thermal protection trip point      | Hysteresis                       |     | 20   |      | °C   |

# TEXAS INSTRUMENTS

#### 6.6 Typical Characteristics

 $T_{A} = 25^{\circ}C,\ V_{IN} = 5\ V,\ V_{OUT1} = 1.0\ V,\ V_{OUT2} = 1.5\ V,\ V_{OUT3} = 1.8\ V\ F_{SW} = 1\ MHz\ (unless otherwise noted)$ 





#### **Typical Characteristics (continued)**

 $T_{A} = 25^{\circ}C,\ V_{IN} = 5\ V,\ V_{OUT1} = 1.0\ V,\ V_{OUT2} = 1.5\ V,\ V_{OUT3} = 1.8\ V \\ \underline{F_{SW}} = 1\ MHz\ (unless\ otherwise\ noted)$ 



Copyright © 2014–2015, Texas Instruments Incorporated

Figure 11. Oscillator Frequency vs Temperature

Submit Documentation Feedback

Figure 12. Shutdown Quiescent Current vs Temperature

# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**

 $T_A = 25$ °C,  $V_{IN} = 5$  V,  $V_{OUT1} = 1.0$  V,  $V_{OUT2} = 1.5$  V,  $V_{OUT3} = 1.8$  V  $F_{SW} = 1$  MHz (unless otherwise noted)





Figure 13. EN Pin Pullup Current vs Temperature, EN = 1 V

Figure 14. EN Pin Pullup Current vs Temperature, EN = 1.3 V





Figure 15. EN Pin Threshold Rising vs Temperature

Figure 16. EN Pin Threshold Falling vs Temperature





Figure 17. SS Pin Charge Current vs Temperature

Figure 18. Buck1 High-Side Current Limit vs Temperature

Submit Documentation Feedback



# **Typical Characteristics (continued)**

 $T_{A} = 25^{\circ}C,\ V_{IN} = 5\ V,\ V_{OUT1} = 1.0\ V,\ V_{OUT2} = 1.5\ V,\ V_{OUT3} = 1.8\ V\ F_{SW} = 1\ MHz\ (unless otherwise noted)$ 





Figure 19. Buck2 High-Side Current Limit vs Temperature

Figure 20. Buck3 High-Side Current Limit vs Temperature



#### 7 Detailed Description

#### 7.1 Overview

The TPS65266 is a triple 3-A/2-A/2-A output current, synchronous step-down (buck) converter for applications operating off the adaptor or battery with input voltage lower than 6.5 V. The feedback voltage reference for each buck is 0.6 V. Each buck is independent with dedicated enable, soft-start, and loop compensation. The TPS65266 implements a constant frequency, peak current mode control that simplifies external loop compensation. The switch clock of buck1 is 180° out-of-phase operation from the clock of buck2 and buck3 channels to reduce input current ripple, input capacitor size and power-supply-induced noise.

The TPS65266 has been designed for safe monotonic startup into prebiased loads. The default start-up is when VIN is typically 2.45 V. The ENx pin has an internal pullup current source that can be used to adjust the input voltage undervoltage lockout (UVLO) with two external resistors. In addition, the EN pin can be floating for automatically starting up the converters with the internal pullup current.

The TPS65266 features PGOOD pin to supervise output voltages of buck converter. The TPS65266 has power-good comparators with hysteresis, which monitor the output voltages through internal feedback voltages. When all bucks are in regulation range and power sequence is done, PGOOD is asserted high.

The SS (soft-start/tracking) pin is used to minimize inrush currents or provide power-supply sequencing during power up. A small-value capacitor or resistor divider should be coupled to the pin for soft start or critical power-supply sequencing requirements.

The TPS65266 is protected from overload and thermal fault conditions.



#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Adjusting the Output Voltage

The output voltage of each buck is set with a resistor divider from the output of buck to the FB pin. TI recommends to use 1% tolerance or better resistors.



Figure 21. Voltage Divider Circuit

(3)



#### Feature Description (continued)

$$R_2 = R_1 \times \frac{0.6}{V_{out} - 0.6} \tag{1}$$

To improve efficiency at light loads, consider using larger-value resistors. If the values are too high, the regulator is more sensitive to noise. Table 1 shows the recommended resistor values.

**Table 1. Output Resistor Divider Selection** 

| Output Voltage<br>(V) | R1<br>(kΩ) | R2<br>(kΩ) |
|-----------------------|------------|------------|
| 1                     | 10         | 15         |
| 1.2                   | 10         | 10         |
| 1.5                   | 15         | 10         |
| 1.8                   | 20         | 10         |
| 2.5                   | 31.6       | 10         |
| 3.3                   | 45.3       | 10         |
| 3.3                   | 22.6       | 4.99       |
| 5                     | 73.2       | 10         |
| 5                     | 36.5       | 4.99       |

#### 7.3.2 Enable and Adjusting UVLO

The EN1/2/3 pin provides electrical on and off control of the device. After the EN1/2/3 pin voltage exceeds the threshold voltage, the device starts operation. If each ENx pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low  $I_{\alpha}$  state.

The EN pin has an internal pullup current source, allowing the user to float the EN pin for enabling the device. If an application requires controlling the EN pin, use open-drain or open-collector output logic to interface with the pin.

The device implements internal UVLO circuitry on the VINQ pin. The device is disabled when the VINQ pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 200 mV. If an application requires either a higher UVLO threshold on the VINQ pin or a secondary UVLO on the VINx, in split-rail applications, then the ENx pin can be configured as shown in Figure 22, Figure 23, and Figure 24. When using the external UVLO function, TI recommends to set the hysteresis to be >200 mV.

The EN pin has a small pullup current  $I_p$ , which sets the default state of the pin to enable when no external components are connected. The pullup current is also used to control the voltage hysteresis for the UVLO function because it increases by  $I_h$  after the EN pin crosses the enable threshold. Calculate the UVLO thresholds using Equation 2 and Equation 3.

$$R_{1} = \frac{V_{START}(\frac{V_{ENFALLING}}{V_{ENRISING}}) - V_{STOP}}{I_{P}(1 - \frac{V_{ENFALLING}}{V_{ENRISING}}) + I_{h}}$$

$$R_{2} = \frac{R_{1} \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R_{1}(I_{h} + I_{p})}$$
(2)

where

- $I_h = 3.2 \, \mu A$
- $I_p = 2.1 \, \mu A$
- V<sub>ENRISING</sub> = 1.2 V
- V<sub>ENFALLING</sub> = 1.15 V

Copyright © 2014–2015, Texas Instruments Incorporated Product Folder Links: *TPS65266* 





Figure 22. Adjustable VINQ UVLO



Figure 23. Adjustable VIN UVLO, VINQ > 2.7 V



Figure 24. Adjustable VIN and VINQ UVLO



#### 7.3.3 Soft-Start Time

The voltage on the respective SS pin controls the start-up of buck output. When the voltage on the SS pin is less than the internal 0.6-V reference, the TPS65266 regulates the internal feedback voltage to the voltage on the SS pin instead of 0.6 V. The SS pin can be used to program an external soft-start function or to allow output of buck to track another supply during start-up. The device has an internal pullup current source of 5.5  $\mu$ A (typical) that charges an external soft-start capacitor to provide a linear ramping voltage at SS pin. The TPS65266 regulates the internal feedback voltage to the voltage on the SS pin, allowing VOUT to rise smoothly from 0 V to its regulated voltage without inrush current. Calculate the approximate soft-start time with Equation 4.

$$t_{ss}(ms) = \frac{Css(nF) \times Vref(V)}{Iss(\mu A)}$$
(4)

Many of the common power-supply sequencing methods can be implemented using the SSx and ENx pins. Figure 25 shows the method implementing ratiometric sequencing by connecting the SSx pins of three buck channels together. The regulator outputs ramp up and reach regulation at the same time. When calculating the soft-start time, the pullup current source must be tripled in Equation 4.



Figure 25. Ratiometric Power-Up Using SSx Pins

Simultaneous power-supply sequencing can be implemented by connecting capacitor to SSx pin, shown in Figure 26. Using Equation 4 and Equation 5, calculate the capacitors.

$$\frac{\text{Css1}}{\text{Vout1}} = \frac{\text{Css2}}{\text{Vout2}} = \frac{\text{Css3}}{\text{Vout3}}$$
 (5)





Figure 26. Simultaneous Startup Sequence Using SSx Pins

#### 7.3.4 Power-Up Sequencing

The TPS65266 has a dedicated enable pin and soft-start pin for each converter. The converter enable pins are biased by a current source that allows for easy sequencing by the addition of an external capacitor. Enable pins have a discharge function, which ensures power-up sequencing is effective at quickly powering down and up status. Disabling the converter with an active pulldown transistor on the ENs pin allows for a predictable power-down timing operation. Figure 27 shows the timing diagram of a typical buck power-up sequence with connecting a capacitor at ENx pin.

When VINQ pin voltage rises to about 1 V, the internal EN turns on and a typical 1.4- $\mu$ A current is charging ENx pin from input supply. If any of the EN pin voltages reaches 0.5 V when powered up, three EN pin discharge functions are triggered and keep 2 ms with discharge resistor around 1.2 k $\Omega$  to GND, then a 2.1- $\mu$ A pullup current is sourcing ENx. After ENx pin voltage reaches to ENx enabling threshold, 3.2- $\mu$ A hysteresis current sources to the pin to improve noise sensitivity.





Figure 27. Startup Power Sequence

#### 7.3.5 Boostrap Voltage and BST-LX UVLO

Each high-side MOSFET driver is biased from the floating bootstrap capacitor, CB, shown in Figure 28, which is normally recharged during each cycle through an internal low-side MOSFET or the body diode of a low-side MOSFET when the high-side MOSFET turns off. The boot capacitor is charged when the BST pin voltage is less than VIN and BST-LX voltage is below regulation. The recommended value of this ceramic capacitor is 47 nF. TI recommends a ceramic capacitor with an X7R- or X5R-grade dielectric with a voltage rating of 10 V or higher because of the stable characteristics over temperature and voltage.

To improve dropout, the device is designed to operate at 100% duty cycle as long as the BST to LX pin voltage is greater than the BST-LX UVLO threshold, which is typically 2.1 V. When the voltage between BST and LX drops below the BST-LX UVLO threshold, the high-side MOSFET is turned off and the low-side MOSFET is turned on allowing the boot capacitor to be recharged.

Submit Documentation Feedback





Figure 28. Bootstrap Voltage and Diagram

#### 7.3.6 Out of Phase Operation

To reduce input ripple current, the switch clock of buck1 is 180° out-of-phase from the clock of buck2 and buck3. This enables the system by having less input current ripple to reduce input capacitors' size, cost, and EMI.

#### 7.3.7 Output Overvoltage Protection (OVP)

The device incorporates an OVP circuit to minimize output voltage overshoot. When the output is overloaded, the error amplifier compares the actual output voltage to the internal reference voltage. If the FB pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier demands maximum output current. After the condition is removed, the regulator output rises and the error amplifier output transitions to the steady-state voltage. In some applications with small output capacitance, the load can respond faster than the error amplifier. This leads to the possibility of an output overshoot. Each buck compares the FB pin voltage to the OVP threshold. If the FB pin voltage is greater than the OVP threshold, the high-side MOSFET is turned off preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops lower than the OVP threshold, the high-side MOSFET turns on at the next clock cycle.

#### 7.3.8 Slope Compensation

To prevent the subharmonic oscillations when the device operates at duty cycles greater than 50%, the TPS65266 adds built-in slope compensation, which is a compensating ramp to the switch current signal.

#### 7.3.9 Overcurrent Protection

The device is protected from overcurrent conditions by cycle-by-cycle current limiting on both the high-side MOSFET and low-side MOSFET.



#### 7.3.9.1 High-Side MOSFET Overcurrent Protection

The device implements current mode control, which uses the COMP pin voltage to control the turn off of the high-side MOSFET and the turn-on of the low-side MOSFET on a cycle-by-cycle basis. Each cycle the switch current and the current reference generated by the COMP pin voltage are compared, when the peak switch current intersects the current reference, the high-side switch is turned off.

#### 7.3.9.2 Low-Side MOSFET Overcurrent Protection

While the low-side MOSFET is turned on, its conduction current is monitored by the internal circuitry. During normal operation the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current limit. If the low-side sourcing current is exceeded, the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side current is below the low-side sourcing current limit at the start of a cycle.

The low-side MOSFET may also sink current from the load. If the low-side sinking current limit is exceeded, the low-side MOSFET is turned off immediately for the rest of that clock cycle. In this scenario, both MOSFETs are off until the start of the next cycle.

Furthermore, if an output overload condition (as measured by the COMP pin voltage) has lasted for more than the hiccup wait time, which is programmed for 512 cycles (typical) shown in Figure 29, the device shuts down itself and restarts after the hiccup time of 16382 cycles (typical). The hiccup mode helps to reduce the device power dissipation under a severe overcurrent condition.



Figure 29. Overcurrent Protection

#### 7.3.10 Power Good

The PGOOD pin is an open-drain output. After the feedback voltage of each buck is higher than 95% (rising) of the internal voltage reference, the PGOOD pin pulldown is deasserted and the pin floats. TI recommends to use a pullup resistor between the values of 10 k $\Omega$  and 100 k $\Omega$  to a voltage source that is 5.0 V or less.

The PGOOD pin is pulled low when any feedback voltage of a buck is lower than 92.5% (falling) of the nominal internal reference voltage. Also, the PGOOD is pulled low if the input voltage is undervoltage locked up, thermal shutdown is asserted, the EN pin is pulled low, or the converter is in a soft-start period.



#### 7.3.11 Adjustable Switching Frequency

The ROSC pin can be used to set the switching frequency by connecting a resistor to GND. The switching frequency of the device is adjustable from 250 kHz to 2.4 MHz.

To determine the ROSC resistance for a given switching frequency, use Equation 6 or the curve in Figure 30. To reduce the solution size, the user should set the switching frequency as high as possible, but consider the tradeoffs of the supply efficiency and minimum controllable on-time.

$$f_{\rm osc} (kHz) = 46657 \times R(k\Omega)^{-0.976}$$
 (6)



Figure 30. ROSC vs Switching Frequency

When an external clock applies to the ROSC pin, the internal phase locked loop (PLL) has been implemented to allow internal clock synchronizing to an external clock between 250 kHz and 2.4 MHz. To implement the clock synchronization feature, connect a square wave clock signal to the ROSC pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.4 V and higher than 2.0 V. The start of the switching cycle is synchronized to the falling edge of the ROSC pin.

In applications where both resistor mode and synchronization mode are needed, the device can be configured as shown in Figure 31. Before an external clock is present, the device works in resistor mode and ROSC resistor sets the switching frequency. When an external clock is present, the synchronization mode overrides the resistor mode. The first time the ROSC pin is pulled above the ROSC high threshold (2.0 V), the device switches from the resistor mode to the synchronization mode and the ROSC pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. TI does not recommended to switch from synchronization mode back to resistor mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by ROSC resistor.



Figure 31. Works With Resistor Mode and Synchronization Mode



#### 7.3.12 Thermal Shutdown

The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 160°C typically. The device reinitiates the power-up sequence when the junction temperature drops below 140°C typically.

#### 7.4 Device Functional Modes

#### 7.4.1 Operation With $V_{IN}$ < 2.6 V (Minimum $V_{IN}$ )

The device operates with input voltages above 2.6 V. The maximum UVLO voltage is 2.6 V and will operate at input voltages above 2.6 V. The typical UVLO voltage is 2.45 V and the device may operate at input voltages above that point. The device also may operate at lower input voltages, the minimum UVLO voltage is 2.35 V (rising) and 2.15V (falling). At input voltages below the UVLO minimum voltage, the devices will not operate.

#### 7.4.2 Operation With EN Control

The enable rising edge threshold voltage is 1.2 V typical and 1.26 V maximum. With EN held below that voltage the device is disabled and switching is inhibited. The IC quiescent current is reduced in this state. When input voltage is above the UVLO threshold and the EN voltage is increased above the rising edge threshold, the device becomes active. Switching is enabled, and the soft start sequence is initiated. The device will start at the soft start time determined by the external soft start capacitor as shown in Figure 34 to Figure 36.

Product Folder Links: *TPS65266* 

Copyright © 2014-2015, Texas Instruments Incorporated



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The device is a triple-synchronous step-down DC/DC converter. It is typically used to convert a higher DC voltage to lower DC voltages with a continuously available output current of 3 A/2 A/2 A. The following design procedure can be used to select component values for the TPS65266. This section presents a simplified discussion of the design process.

#### 8.2 Typical Application



Figure 32. Typical Application Schematic



#### **Typical Application (continued)**

#### 8.2.1 Design Requirements

This example details the design of a triple-synchronous step-down converter. The designer must know a few parameters to start the design process. These parameters are typically determined at the system level. For this example, start with the following known parameters in Table 2.

**Table 2. Design Parameters** 

| Parameter                        | Value                      |
|----------------------------------|----------------------------|
| Vout1                            | 1.0 V                      |
| lout1                            | 3 A                        |
| Vout2                            | 1.5 V                      |
| lout2                            | 2 A                        |
| Vout3                            | 1.8 V                      |
| lout3                            | 2 A                        |
| Transient response 1-A load step | ±5%                        |
| Input voltage                    | 5.0 V normal, 2.7 to 6.5 V |
| Output voltage ripple            | ±1%                        |
| Switching frequency              | 1 MHz                      |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Output Inductor Selection

To calculate the value of the output inductor, use Equation 7. LIR is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, LIR is normally from 0.1 to 0.3 for the majority of applications.

$$L = \frac{V_{\text{inmax}} - V_{\text{out}}}{I_{\text{o}} \times \text{LIR}} \times \frac{V_{\text{out}}}{V_{\text{inmax}} \times f_{\text{sw}}}$$
(7)

For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS and peak inductor current can be found from Equation 9 and Equation 10.

$$I_{ripple} = \frac{V_{inmax} - V_{out}}{L} \times \frac{V_{out}}{V_{inmax} \times f_{sw}}$$
(8)

$$I_{Lrms} = \sqrt{I_{O}^{2} + \frac{\left(\frac{V_{out} \times (V_{inmax} - V_{out})}{V_{inmax} \times L \times fsw}\right)^{2}}{12}}$$
(8)

$$I_{Lpeak} = I_{out} + \frac{I_{ripple}}{2}$$
 (10)

The current flowing through the inductor is the inductor ripple current plus the output current. During power-up, faults, or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated previously. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current.

#### 8.2.2.2 Output Capacitor Selection

The three primary considerations for selecting the value of the output capacitor are: the output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance must be selected based on the most stringent of these three criteria.



The first criterion is the desired response to a large change in the load current. The output capacitor needs to supply the load with current when the regulator cannot. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as a transition from no load to full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for two clock cycles while only allowing a tolerable amount of droop in the output voltage. Equation 11 shows the minimum output capacitance necessary to accomplish this.

$$C_{o} = \frac{2 \times \Delta I_{out}}{f_{sw} \times \Delta V_{out}}$$

where

- Δlout is the change in output current.
- $f_{SW}$  is the regulator's switching frequency.
- ΔVout is the allowable change in the output voltage. (11)

Equation 12 calculates the minimum output capacitance needed to meet the output voltage ripple specification.

$$C_{o} > \frac{1}{8 \times f_{sw}} \times \frac{1}{\frac{V_{oripple}}{I_{oripple}}}$$

where

- $f_{\text{SW}}$  is the switching frequency.
- V<sub>ripple</sub> is the maximum allowable output voltage ripple.

Equation 13 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification.

$$R_{ESR} < \frac{V_{oripple}}{I_{oripple}}$$
 (13)

Additional capacitance deratings for aging, temperature, and DC bias should be factored in, which increase this minimum value. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the root mean square (RMS) value of the maximum ripple current. Equation 14 can be used to calculate the RMS ripple current the output capacitor needs to support.

$$I_{corms} = \frac{V_{out} \times (V_{inmax} - V_{out})}{\sqrt{12} \times V_{inmax} \times L \times f_{sw}}$$
(14)

#### 8.2.2.3 Input Capacitor Selection

The TPS65266 requires a high-quality ceramic, type X5R or X7R, input decoupling capacitor of at least 10 µF of effective capacitance on the VIN input voltage pins. In some applications, additional bulk capacitance may also be required for the VIN input. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the TPS65266. Calculate the input ripple current using Equation 15.

$$I_{inrms} = I_{out} \times \sqrt{\frac{V_{out}}{V_{inmin}} \times \frac{(V_{inmin} - V_{out})}{V_{inmin}}}$$
(15)



The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance-to-volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. The input capacitance value determines the input ripple voltage of the regulator. Calculate the input voltage ripple using Equation 16.

$$\Delta V_{\text{in}} = \frac{I_{\text{outmax}} \times 0.25}{C_{\text{in}} \times f_{\text{sw}}}$$
(16)

#### 8.2.2.4 Loop Compensation

The TPS65266 incorporates a peak current mode control scheme. The error amplifier is a transconductance amplifier with a gain of 290  $\mu$ S. A typical type II compensation circuit adequately delivers a phase margin between 30° and 90°. C<sub>b</sub> adds a high-frequency pole to attenuate high-frequency noise when needed. To calculate the external compensation components, follow these steps.

- 1. Select switching frequency,  $f_{SW}$ , that is appropriate for application depending on L and C sizes, output ripple, EMI, and so forth. Switching frequency between 500 kHz to 1.5 MHz gives best trade-off between performance and cost. To optimize efficiency, lower switching frequency is desired.
- 2. Set up crossover frequency,  $f_c$ , which is typically between 1 / 5 and 1 / 20 of  $f_{SW}$ .
- 3. R<sub>C</sub> can be determined by:

$$R_{C} = \frac{2\pi \times f_{C} \times V_{O} \times C_{O}}{G_{m-EA} \times Vref \times G_{m-PS}}$$

where

- $G_{m EA}$  is the error amplifier gain (290  $\mu$ S).
- $G_{m PS}$  is the power stage voltage to current conversion gain (10 A/V). (17)
- 4. Calculate  $C_C$  by placing a compensation zero at or before the dominant pole  $f_p = \frac{1}{C_O \times R_L \times 2\pi}$   $R_L \times C_C$

$$C_{C} = \frac{R_{L} \times C_{O}}{R_{C}} \tag{18}$$

5. Optional C<sub>h</sub> can be used to cancel the zero from the ESR associated with C<sub>O</sub>.

$$C_{b} = \frac{R_{ESR} \times C_{O}}{R_{C}} \tag{19}$$

6. Type III compensation can be implemented with the addition of one capacitor, C<sub>1</sub>. This allows for slightly higher loop bandwidths and higher phase margins. If used, C<sub>1</sub> is calculated from Equation 20.

$$C_1 = \frac{1}{2\pi \times R_1 \times f_c} \tag{20}$$





Figure 33. DC/DC Loop Compensation

#### 8.2.3 Application Curves











Submit Documentation Feedback





Submit Documentation Feedback

Copyright © 2014–2015, Texas Instruments Incorporated



# 9 Power Supply Recommendations

The devices are designed to operate from an input voltage supply range between 2.7 and 6.5 V. This input power supply should be well regulated. If the input supply is located more than a few inches from the TPS65266 converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 47  $\mu$ F is a typical choice.

#### 10 Layout

#### 10.1 Layout Guidelines

The TPS65266 supports a 2-layer PCB layout, shown in Figure 50.

Layout is a critical portion of good power supply design. See Figure 50 for a PCB layout example. The top contains the main power traces for VIN, VOUT, and LX. The top layer also has connections for the remaining pins of the TPS65266 and a large top-side area filled with ground. The top-layer ground area should be connected to the bottom layer ground using vias at the input bypass capacitor, the output filter capacitor, and directly under the TPS65266 device to provide a thermal path from the exposed thermal pad land to ground. The bottom layer acts as ground plane connecting analog ground and power ground.

For operation at full-rated load, the top-side ground area together with the bottom-side ground plane must provide an adequate heat dissipating area. Several signals paths conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies' performance. To help eliminate these problems, the VIN pin should be bypassed to ground with a low-ESR ceramic bypass capacitor with X5R or X7R dielectric. Take care to minimize the loop area formed by the bypass capacitor connections, the VIN pins, and the ground connections. The VIN pin must also be bypassed to ground using a low-ESR ceramic capacitor with X5R or X7R dielectric.

Because the LX connection is the switching node, the output inductor should be located close to the LX pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The output filter capacitor ground should use the same power ground trace as the VIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width. The small signal components should be grounded to the analog ground path.

The FB and COMP pins are sensitive to noise so the resistors and capacitors should be located as close as possible to the IC and routed with minimal lengths of trace. Place the additional external components approximately as shown in Figure 50.



### 10.2 Layout Example



- 0.010-inch Diameter
   Thermal VIA to Ground Plane
- O VIA to Ground Plane

Figure 50. PCB Layout

Submit Documentation Feedback



# 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Related Parts

| PART NUMBER            | DESCRIPTION                                                          | COMMENTS                                                                                                                                |
|------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| TPS65261<br>TPS65261-1 | 4.5 to 18 V, triple bucks with input voltage power failure indicator | Triple bucks 3-A/2-A/2-A output current, features an open-drain RESET signal to monitor input power failure, automatic power sequencing |
| TPS65262<br>TPS65262-1 | 4.5 to 18 V, triple bucks with dual adjustable LDOs                  | Triple bucks 3-A/1-A/1-A output current, automatic power sequencing. Dual LDOs: TPS65262, 200 mA/100 mA TPS65262-1, 350 mA/150 mA       |
| TPS65263               | 4.5 to 18 V, triple buck with I <sup>2</sup> C interface             | Triple buck 3-A/2-A/2-A output current, I <sup>2</sup> C-controlled dynamic voltage scaling (DVS)                                       |

#### 11.2 Trademarks

All trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS65266RHBR     | ACTIVE | VQFN         | RHB                | 32   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>65266            | Samples |
| TPS65266RHBT     | ACTIVE | VQFN         | RHB                | 32   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>65266            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

PACKAGE MATERIALS INFORMATION

www.ti.com 16-Jan-2015

### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS65266RHBR | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS65266RHBT | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 16-Jan-2015



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS65266RHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS65266RHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |

5 x 5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224745/A





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated