SLVS623A-MARCH 2006-REVISED APRIL 2006





# 4.5-V TO 20-V INPUT, 6-A OUTPUT SYNCHRONOUS PWM SWITCHER WITH INTEGRATED FET (SWIFT™)

#### **FEATURES**

- 40 m $\Omega$  MOSFET Switch for High Efficiency at 6-A (7.5 Peak) Output Current
- **Uses External Lowside MOSFET**
- Output Voltage Adjustable Down to 0.891 V With 1% Accuracy
- **Synchronizes to External Clock**
- 180° Out of Phase Synchronization
- Wide PWM Frequency—Fixed 250 kHz, 500 kHz or Adjustable 250 kHz to 700 kHz
- **Adjustable Slow Start**
- Adjustable Undervoltage Lockout
- Load Protected by Peak Current Limit and Thermal Shutdown
- 16-Pin TSSOP PowerPAD™ Package
- **SWIFT Documentation Application Notes, and** Design Software: www.ti.com/swift

#### **APPLICATIONS**

- **Industrial and Commercial Low Power Systems**
- **LCD Monitors and TVs**
- **Computer Peripherals**
- Point of Load Regulation for High-Performance DSPs, FPGAs, ASICs and **Microprocessors**

#### Simplified Schematic



## **DESCRIPTION**

The TPS54550 is a medium output current synchronous buck PWM converter with an integrated high-side MOSFET and a gate driver for an low-side MOSFET. Features high-performance voltage error amplifier that enables maximum performance under transient conditions and flexibility in choosing the output filter inductors and capacitors. The TPS54550 has an undervoltage lockout circuit to prevent start-up until the input voltage reaches 4.5 V; a slow-start circuit to limit in-rush currents; and a power good output to indicate valid output conditions. The synchronization feature is configurable as either an input or an output for easy 180° out of phase synchronization.

TPS54550 device is available in thermally-enhanced 16-pin TSSOP (PWP) PowerPAD™ package. TI provides evaluation modules and the SWIFT™ Designer software tool to aid in quickly achieving high-performance power supply designs to meet aggressive equipment development cycles.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SWIFT, PowerPAD are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| Тj              | OUTPUT VOLTAGE        | PACKAGE              | PART NUMBER <sup>(1)</sup> |
|-----------------|-----------------------|----------------------|----------------------------|
| -40°C to +125°C | Adjustable to 0.891 V | Plastic HTSSOP (PWP) | TPS54550PWP <sup>(2)</sup> |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
- (2) The PWP package is also available taped and reeled. Add an R suffix to the device type (i.e., TPS54550PWPR).

## PACKAGE DISSIPATION RATINGS(1)

| PACKAGE                               | THERMAL IMPEDANCE JUNCTION-TO-AMBIENT | T <sub>A</sub> = +25°C<br>POWER RATING | T <sub>A</sub> = +70°C<br>POWER RATING | T <sub>A</sub> = +85°C<br>POWER RATING |
|---------------------------------------|---------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|
| 16-Pin PWP with solder <sup>(2)</sup> | 40.1°C/W                              | 2.49                                   | 1.37                                   | 1.00                                   |

- (1) See Figure 22 for power dissipation curves.
- (2) Test Board Conditions
  - 1. 3 inch x 3 inch
  - 2. Thickness: 0.062 inch
  - 3. 2 PCB layers
  - 4. 2 oz. Copper
  - 5. See Figure 26, Figure 27 and TPS54550 evaluation module user's guide for layout suggestions.



# ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range unless otherwise noted

|                  |                          |                                        | UNIT                   |
|------------------|--------------------------|----------------------------------------|------------------------|
|                  |                          | VIN                                    | −0.3 V to 21.5 V       |
|                  |                          | VSENSE                                 | -0.3 V to 8.0 V        |
| .,               | land to talk and any and | UVLO                                   | -0.3 V to 8.0 V        |
| VI               | Input voltage range      | SYNC                                   | -0.3 V to 4.0 V        |
|                  |                          | SSENA                                  | -0.3 V to 4.0 V        |
|                  |                          | BOOT                                   | VI(PH) + 8.0 V         |
|                  |                          | VBIAS                                  | -0.3 to 8.5 V          |
|                  |                          | LSG                                    | -0.3 to 8.5 V          |
|                  |                          | SYNC                                   | -0.3 to 4.0 V          |
| $V_{O}$          | Output voltage range     | RT                                     | -0.3 to 4.0 V          |
|                  |                          | PWRGD                                  | -0.3 to 6.0 V          |
|                  |                          | COMP                                   | -0.3 to 4.0 V          |
|                  |                          | PH                                     | -1.5 V to 22 V         |
|                  |                          | PH                                     | Internally limited (A) |
| Io               | Source current           | LSG (Steady State Current)             | 10 mA                  |
|                  |                          | COMP, VBIAS                            | 3 mA                   |
|                  |                          | SYNC                                   | 5 mA                   |
|                  |                          | LSG (Steady State Current)             | 100 mA                 |
| $I_S$            | Sink current             | PH (Steady State Current)              | 500 mA                 |
|                  |                          | COMP                                   | 3 mA                   |
|                  |                          | SSENA, PWRGD                           | 10 mA                  |
|                  | Voltage differential     | AGND to PGND                           | 0.3 V                  |
| T <sub>J</sub>   | Junction temperature     |                                        | +150°C                 |
| T <sub>stg</sub> | Storage temperature      |                                        | −65°C to +150°C        |
|                  | Lead temperature 1,6 m   | m (1/16 inch) from case for 10 seconds | +260°C                 |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **ELECTROSTATIC DISCHARGE**

|                      |     |             | MIN | TYP | MAX | UNIT |
|----------------------|-----|-------------|-----|-----|-----|------|
| Human Body Model     | HBM | JESD22-A114 |     |     | 1.5 | kV   |
| Charged Device Model | CDM | JESD22-C101 |     |     | 1.5 | kV   |

## **RECOMMENDED OPERATING CONDITIONS**

|         |                                | MIN | NOM MAX | UNIT |
|---------|--------------------------------|-----|---------|------|
| $V_{I}$ | Input voltage range            | 4.5 | 20      | V    |
| TJ      | Operating junction temperature | -40 | +125    | °C   |



## **ELECTRICAL CHARACTERISTICS**

 $T_J = -40$ °C to +125°C, VIN = 4.5 V to 20 V (unless otherwise noted)

|         | PARAMETER                                                  | TEST CONDITIONS                                                           | MIN    | TYP   | MAX   | UNIT |
|---------|------------------------------------------------------------|---------------------------------------------------------------------------|--------|-------|-------|------|
| SUPPLY  | CURRENT                                                    |                                                                           |        |       |       |      |
| ΙQ      | Quiescent current                                          | Operating current, PH pin open,<br>No external low-side MOSFET, RT = Hi-Z |        | 10.3  |       | mA   |
|         |                                                            | Shutdown, SSENA = 0 V                                                     |        | 1.1   |       | mA   |
|         | Start threshold voltage                                    |                                                                           |        | 4.32  | 4.49  | V    |
| VIN     | Stop threshold voltage                                     |                                                                           | 3.69   | 3.97  |       | V    |
|         | Hysteresis                                                 |                                                                           |        | 350   |       | mV   |
| UNDER ' | VOLTAGE LOCK OUT (UVLO PIN)                                |                                                                           |        |       |       |      |
|         | Start threshold voltage                                    |                                                                           |        | 1.20  | 1.24  | V    |
| UVLO    | Stop threshold voltage                                     |                                                                           | 1.02   | 1.10  |       | V    |
|         | Hysteresis                                                 |                                                                           |        | 100   |       | mV   |
| BIAS VO | DLTAGE (VBIAS PIN)                                         |                                                                           | 1.     |       |       |      |
|         | 0                                                          | I <sub>VBIAS</sub> = 1 mA, VIN ≥ 12 V                                     | 7.5    | 7.8   | 8.0   | .,   |
| VBIAS   | Output voltage                                             | I <sub>VBIAS</sub> = 1 mA, VIN = 4.5 V                                    | 4.4    | 4.47  | 4.5   | V    |
| REFERE  | NCE SYSTEM ACCURACY                                        | -                                                                         | 1      |       |       |      |
|         |                                                            | T <sub>J</sub> = 25°C                                                     | 0.888  | 0.891 | 0.894 | V    |
|         | Reference voltage                                          |                                                                           | 0.882  | 0.891 | 0.899 | V    |
| OSCILLA | ATOR (RT PIN)                                              | 1                                                                         |        |       |       |      |
|         | · , , ,                                                    | RT grounded                                                               | 200    | 250   | 300   |      |
|         | Internally set PWM switching frequency                     | RT open                                                                   | 400    | 500   | 600   | kHz  |
|         | Externally set PWM switching frequency                     | RT = 100 k $\Omega$ (1% resistor to AGND)                                 | 425    | 500   | 575   | kHz  |
| FALLING | EDGE TRIGGERED BIDIRECTIONAL SYNC SY                       | , ,                                                                       |        |       |       |      |
|         | SYNC out low-to-high rise time (10%/90%) (1)               | 25 pF to ground                                                           |        | 200   | 500   | ns   |
|         | SYNC out high-to-low fall time (90%/10%) <sup>(1)</sup>    | 25 pF to ground                                                           |        | 5     | 10    | ns   |
|         | Falling edge delay time <sup>(1)</sup>                     | Delay from rising edge to rising edge of PH pins                          |        | 180   |       | 0    |
|         | Minimum input pulsewidth <sup>(1)</sup>                    | RT = 100 kΩ                                                               |        | 100   |       | ns   |
|         | Delay (falling edge SYNC to rising edge PH) <sup>(1)</sup> | RT = 100 kΩ                                                               |        | 360   |       | ns   |
|         | SYNC out high level voltage                                | 50 kΩ resistor to ground, No pull-up resistor                             | 2.5    |       |       | V    |
|         | SYNC out low level voltage                                 | - 1 1                                                                     |        |       | 0.6   | V    |
|         | SYNC in low level threshold                                |                                                                           | 0.8    |       |       | V    |
|         | SYNC in high level threshold                               |                                                                           |        |       | 2.3   | V    |
|         |                                                            | Percentage of programmed frequency                                        | -10    |       | +10   | %    |
|         | SYNC in frequency range <sup>(1)</sup>                     |                                                                           | 225    |       | 770   | kHz  |
| FEED-FO | DRWARD MODULATOR (INTERNAL SIGNAL)                         | 1                                                                         |        |       |       |      |
|         | Modulator gain                                             | VIN = 12 V, T <sub>J</sub> = +25°C                                        |        | 8     |       | V/V  |
|         | Modulator gain variation                                   |                                                                           | -25    |       | +25   | %    |
|         | Minimum controllable ON time <sup>(1)</sup>                |                                                                           |        | 180   |       | ns   |
|         | Maximum duty factor <sup>(1)</sup>                         | VIN = 4.5 V                                                               | 80%    | 86%   |       |      |
| ERROR   | AMPLIFIER (VSENSE and COMP PINS)                           | 1 110 1                                                                   | 1 20,0 | -070  |       |      |
|         | Error amplifier open-loop voltage gain (1)                 |                                                                           | 60     | 80    |       | dB   |
|         | Error amplifier unity gain bandwidth <sup>(1)</sup>        |                                                                           | 1.0    | 2.8   |       | MHz  |
|         | Input bias current, VSENSE pin                             |                                                                           | 1.0    | 2.0   | 500   | nA   |
| COMP    | Output voltage slew rate (symmetric) <sup>(1)</sup>        |                                                                           |        | 1.5   | 300   |      |
| COIVIP  | Output voltage siew rate (symmetric)                       |                                                                           |        | 1.5   |       | V/µs |

<sup>(1)</sup> Specified by design, not production tested.



# **ELECTRICAL CHARACTERISTICS (continued)**

 $T_J = -40^{\circ}\text{C}$  to +125°C, VIN = 4.5 V to 20 V (unless otherwise noted)

|                     | PARAMETER                                    | TEST CONDITIONS                                      | MIN | TYP  | MAX  | UNIT |
|---------------------|----------------------------------------------|------------------------------------------------------|-----|------|------|------|
| Slow Sta            | rt/ENABLE (SSENA PIN)                        |                                                      |     |      | l    |      |
|                     | Disable low level input voltage              |                                                      |     |      | 0.5  | V    |
|                     |                                              | $f_s = 250 \text{ kHz}, RT = \text{ground}^{(1)}$    |     | 4.6  |      |      |
|                     | Internal slow-start time (10% to 90%)        | $f_s = 500 \text{ kHz}, RT = Hi-Z^{(1)}$             |     | 2.3  |      | ms   |
|                     | Pull-up current source                       |                                                      | 1.8 | 5    | 10   | μΑ   |
|                     | Pull-down MOSFET                             | II(SSENA) = 1 mA                                     |     | 0.1  |      | V    |
| POWER (             | GOOD(PWRGD PIN)                              | ,                                                    | I.  |      |      |      |
|                     | Power good threshold                         | Rising voltage                                       |     | 97%  |      |      |
|                     | District and delegation (1)                  | f <sub>s</sub> = 250 kHz                             |     | 4    |      |      |
|                     | Rising edge delay <sup>(1)</sup>             | f <sub>s</sub> = 500 kHz                             |     | 2    |      | ms   |
|                     | Output saturation voltage                    | I <sub>sink</sub> = 1 mA, VIN > 4.5 V                |     | 0.05 |      | V    |
| PWRGD               | Output saturation voltage                    | I <sub>sink</sub> = 100 μA, VIN = 0 V                |     | 0.76 |      | V    |
|                     | Open drain leakage current                   | Voltage on PWRGD = 6 V                               |     |      | 3    | μΑ   |
| CURREN              | T LIMIT                                      |                                                      | I   |      | ı    |      |
|                     | Current limit                                | VIN = 12 V                                           | 7.5 | 8.5  | 9.5  | Α    |
|                     | Current limit Hiccup Time <sup>(1)</sup>     | f <sub>s</sub> = 500 kHz                             |     | 4.5  |      | ms   |
| THERMA              | L SHUTDOWN                                   | ·                                                    |     |      |      |      |
|                     | Thermal shutdown trip point                  |                                                      |     | 165  |      | °C   |
|                     | Thermal shutdown hysteresis <sup>(1)</sup>   |                                                      |     | 7    |      | °C   |
| LOW SID             | E MOSFET DRIVER (LSG PIN)                    | ,                                                    |     |      | ļ.   |      |
|                     | Turn on sing times (400//000/)(1)            | VIN = 4.5 V, Capacitive load = 1000 pF               |     | 15   |      |      |
|                     | Turn on rise time, (10%/90%) <sup>(1)</sup>  | VIN = 8 V, Capacitive load = 1000 pF                 |     | 12   |      | ns   |
|                     | Dead-time <sup>(1)</sup>                     | VIN = 12 V                                           |     | 60   |      | ns   |
|                     | Driver ON resistance                         | VIN = 4.5 V sink/source                              |     | 7.5  |      | 0    |
|                     | Driver On resistance                         | VIN = 12 V sink/source                               | 5   |      |      | Ω    |
| OUTPUT              | POWER MOSFETS (PH PIN)                       | ·                                                    |     |      |      |      |
|                     | Phase node voltage when disabled             | DC conditions and no load, SSENA = 0 V               |     | 0.5  |      | V    |
|                     | Valtage deep law side CCT and diede          | VIN = 4.5 V, Idc = 100 mA                            |     | 1.13 | 1.42 | M    |
|                     | Voltage drop, low-side FET and diode         | VIN = 12 V, Idc = 100 mA                             |     | 1.08 | 1.38 | V    |
|                     | High side power MOSEET awitch (2)            | VIN = 4.5 V, BOOT-PH = 4.5 V, I <sub>O</sub> = 0.5 A |     | 60   |      | mO.  |
| r <sub>DS(ON)</sub> | High side power MOSFET switch <sup>(2)</sup> | VIN = 12 V, BOOT-PH = 8 V, I <sub>O</sub> = 0.5 A    |     | 40   |      | mΩ   |

<sup>(1)</sup> Specified by design, not production tested.(2) Resistance from VIN to PH pins.



## **PIN ASSIGNMENTS**

## PWP PACKAGE (TOP VIEW)



NOTE: If there is not a Pin 1 indicator, turn device to enable reading the symbol from left to right. Pin 1 is at the lower left corner of the device.

#### **Terminal Functions**

| TE     | RMINAL   | DECORIDEION                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.    | NAME     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1, 2   | VIN      | Input supply voltage, 4.5 V to 20 V. Must bypass with a low ESR 10-µF ceramic capacitor.                                                                                                                                                                                                                                                                                                                         |
| 3      | UVLO     | Undervoltage lockout pin. Connecting an external resistive voltage divider from VIN to the pin will override the internal default VIN start and stop thresholds.                                                                                                                                                                                                                                                 |
| 4      | PWRGD    | Power good output. Open drain output. A low on the pin indicates that the output is less than the desired output voltage. There is an internal rising edge filter on the output of the PWRGD comparator.                                                                                                                                                                                                         |
| 5      | RT       | Frequency setting pin. Connect a resistor from RT to AGND to set the switching frequency. Connecting the RT pin to ground or floating will set the frequency to an internally preselected frequency.                                                                                                                                                                                                             |
| 6      | SYNC     | Bidirectional synchronization I/O pin. SYNC pin is an output when the RT pin is floating or connected low. The output is a falling edge signal out of phase with the rising edge of PH. SYNC may be used as an input to synchronize to a system clock by connecting to a falling edge signal when an RT resistor is used. See 180 Degrees Out of Phase Synchronization Operation in the Application Information. |
| 7      | SSENA    | Slow Start/Enable. The SSENA pin is a dual function pin which provides a logic enable/disable and a slow start time set. Below 0.5 V, the device stops switching. Float pin to enable. Capacitor to ground adjusts the slow start time. See Extending Slow Start Time section.                                                                                                                                   |
| 8      | COMP     | Error amplifier output. Connect frequency compensation network from COMP to VSENSE pins.                                                                                                                                                                                                                                                                                                                         |
| 9      | VSENSE   | Inverting node error amplifier.                                                                                                                                                                                                                                                                                                                                                                                  |
| 10     | AGND     | Analog ground—internally connected to the sensitive analog ground circuitry. Connect to PGND and PowerPAD.                                                                                                                                                                                                                                                                                                       |
| 11     | PGND     | Power Ground—Noisy internal ground. Return currents from the LSG driver output return through the PGND pin. Connect to AGND and PowerPAD.                                                                                                                                                                                                                                                                        |
| 12     | VBIAS    | Internal 8.0 V bias voltage. A 1.0 µF ceramic bypass capacitance is required on the VBIAS pin.                                                                                                                                                                                                                                                                                                                   |
| 13     | LSG      | Gate drive for low-side MOSFET. Connect gate of n-channel MOSFET.                                                                                                                                                                                                                                                                                                                                                |
| 14, 15 | PH       | Phase node—Connect to external L-C filter.                                                                                                                                                                                                                                                                                                                                                                       |
| 16     | BOOT     | Bootstrap for high-side gate driver. Connect 24 $\Omega$ and 0.1 $\mu$ F ceramic capacitor from BOOT to PH pins.                                                                                                                                                                                                                                                                                                 |
| 17     | PowerPAD | PGND and AGND pins must be connected to the exposed pad for proper operation. See Figure 26 for an example PCB layout.                                                                                                                                                                                                                                                                                           |



## **FUNCTIONAL BLOCK DIAGRAM**





#### **DETAILED DESCRIPTION**

## **Undervoltage Lockout (UVLO)**

The undervoltage lockout (UVLO) system has an internal voltage divider from VIN to AGND. The defaults for the start/stop values are labeled VIN and given in Table 1. The internal UVLO threshold can be overridden by placing an external resistor divider from VIN to ground. The internal divider values are approximately 320 k $\Omega$  for the high-side resistor and 125  $k\Omega$  for the low-side resistor. The divider ratio (and therefore the default start/stop values) is quite accurate, but the absolute values of the internal resistors may vary as much as 15%. If high accuracy is required for an externally adjusted UVLO threshold, select lower value external resistors to set the UVLO threshold. Using a 1-k $\Omega$  resistor for the low-side resistor R2 (see Figure 1) is recommended. Under no circumstances should the UVLO pin be connected directly to VIN.

Table 1. Start/Stop Voltage Threshold

|               | START VOLTAGE<br>THRESHOLD | STOP VOLTAGE<br>THRESHOLD |
|---------------|----------------------------|---------------------------|
| VIN (Default) | 4.49                       | 3.69                      |
| UVLO          | 1.24                       | 1.02                      |



Figure 1. Circuit Using External UVLO Function

The equations for selecting the UVLO resistors are:

$$R1 = \frac{VIN(start) \times 1 k\Omega}{1.24 V} - 1k\Omega$$
(1)

$$VIN(stop) = \frac{(R1 + 1 k\Omega) \times 1.02 V}{1 k\Omega}$$
 (2)

For applications which require an undervoltage lock out (UVLO) threshold greater than 4.49 V, external resistors may be implemented (see Figure 1) to adjust the start voltage threshold. For example, an application needing an UVLO start voltage of approximately 7.8 V using Equation 1, R1 is calculated to the nearest standard resistor value of 5.36 k $\Omega$ . Using Equation 2, the input voltage stop threshold is calculated as 6.48 V.

# Slow Start Enable (SSENA) and Internal Slow Start

Once the SSENA pin voltage exceeds 0.5 V, the TPS54550 starts operation. The TPS54550 has an internal digital slow start that ramps the reference voltage to its final value in 1150 switching cycles. The internal slow start time (10% - 90%) is approximated by the following expression:

$$T_{SS\_INTERNAL(ms)} = \frac{1.15k}{f_{s(kHz)}}$$
(3)

Once the TPS54550 device is in normal regulation, the SSENA pin is high. If the SSENA pin is pulled below the stop threshold of 0.5 V, switching stops and the internal slow start resets. If an application requires the TPS54550 to be disabled, use open drain or open collector output logic to interface to the SSENA pin (see Figure 2). The SSENA pin has an internal pull-up current source. Do not use external pull-up resistors.



Figure 2. Interfacing to the SSENA Pin

#### **Extending Slow Start Time**

In applications that use large values of output capacitance, there may be a need to extend the slow start time to prevent the startup current from tripping the current limit. The current limit circuit is designed to disable the high-side MOSFET and reset the internal voltage reference for a short amount of time when the high-side MOSFET current exceeds the current limit threshold. If the output capacitance and load current cause the startup current to exceed the current limit threshold, the power supply output will not reach the desired output voltage. To extend the slow start time and to reduce the startup current, an external capacitor can be added to the SSENA pin. The slow start capacitance is calculated using the following equation:

$$C_{SS}(\mu F) = 5.55 \times 10^{-3} T_{ss}(ms)$$



## Switching Frequency (RT)

The TPS54550 has an internal oscillator that operates at twice the PWM switching frequency. The internal oscillator frequency is controlled by the RT pin. Grounding the RT pin sets the PWM switching frequency to a default frequency of 250 kHz. Floating the RT pin sets the PWM switching frequency to 500kHz.

Connecting a resistor from RT to AGND sets the frequency according to Equation 4 (see Figure 13).

$$RT(k\Omega) = \frac{46000}{f_{s(kHz)-35.9}}$$
(4)

The RT pin controls the SYNC pin functions. If the RT pin is floating or grounded, SYNC is an output. If the switching frequency has been programmed using a resistor from RT to AGND, then SYNC functions as an input.

The internal voltage ramp charging current increases linearly with the set frequency and keeps the feed forward modulator constant (Km = 8) regardless of the frequency set point.

| SWITCHING FREQUENCY                  | SYNC PIN                                               | RT PIN                                                                                                                                                                                                  |
|--------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 250 kHz, internally set              | Generates SYNC output signal                           | AGND                                                                                                                                                                                                    |
| 500 kHz, internally set              | Generates SYNC output signal                           | Float                                                                                                                                                                                                   |
| Externally set to 250 kHz to 700 kHz | Terminate to quiet ground with 10-k $\Omega$ resistor. | R = 215 k $\Omega$ to 69 k $\Omega$                                                                                                                                                                     |
| Externally synchronized frequency    | Synchronization Signal                                 | Use 110 k $\Omega$ when RT floats and 237 k $\Omega$ when RT is grounded and using the sync out signal of another TPS54550. Set RT resistor equal to 90% to 110% of external synchronization frequency. |

## 180° Out of Phase Synchronization (SYNC)

The SYNC pin is configurable as an input or as an output, per the description in the previous section. When operating as an input, the SYNC pin is a falling-edge triggered signal (see Figure 3 and Figure 4). When operating as an output, the signal's falling edge is approximately 180° out of phase with the rising edge of the PH pins. Thus, two TPS54550 devices operating in a system can share an input capacitor and draw ripple current at twice the frequency of a single unit.

When operating the two TPS54550 devices 180° out of phase, the total RMS input current is reduced, decreasing the amount of input capacitance needed and increasing efficiency.

When synchronizing a TPS54550 to an external signal, the timing resistor on the RT pin must be set so that the oscillator is programmed to run at 90% to 110% of the synchronization frequency.

**NOTE:** Do not use synchronization input for designs with output voltages > 10 V.



Figure 3. SYNC Input Waveform





Figure 4. SYNC Output Waveform

## Power Good (PWRGD)

The VSENSE pin is compared to an internal reference signal. If the VSENSE is greater than 97% and no other faults are present, the PWRGD pin presents a high impedance. A low on the PWRGD pin indicates a fault. The PWRGD pin has been designed to provide a weak pull-down and indicates a fault even when the device is unpowered. If the TPS54550 has power and has any fault flag set, the TPS54550 indicates the power is not good by driving the PWRGD pin low. The following events, alone or in combination, indicate power is not good:

- VSENSE pin out of bounds
- Overcurrent
- Thermal shutdown
- UVLO undervoltage
- Input voltage not present (weak pull-down)
- Slow-starting
- VBIAS voltage is low

Once the PWRGD pin presents a high impedance (i.e., power is good), a VSENSE pin out of bounds condition forces PWRGD pin low (i.e., power is bad) after a time delay. This time delay is a function of the switching frequency and is calculated using Equation 5:

$$T_{\text{delay}} = \frac{1000}{f_{\text{S(kHz)}}} \text{ ms}$$
 (5)

#### **Bias Voltage (VBIAS)**

The VBIAS regulator provides a stable supply for the internal analog circuits and the low-side gate driver.

Up to 1 mA of current can be drawn for use in an external application circuit. The VBIAS pin must have a bypass capacitor value of 1.0  $\mu$ F. X7R or X5R grade dielectric ceramic capacitors are recommended because of the stable characteristics over temperature.

## **Bootstrap Voltage (BOOT)**

The BOOT capacitor obtains its charge cycle by cycle from the VBIAS capacitor. A capacitor and small value resistor from the BOOT pin to the PH pins are required for operation. The bootstrap connection for the high-side driver must have a bypass capacitor of 0.1  $\mu$ F and 24- $\Omega$  resistor .

#### **Error Amplifier**

The VSENSE pin is the error amplifier inverting input. The error amplifier is a true voltage amplifier with 1.5 mA of drive capability with a minimum of 60 dB of open-loop voltage gain and a unity gain bandwidth of 2 MHz.

#### Voltage Reference

The voltage reference system produces a precision reference signal by scaling the output of a temperature stable bandgap circuit. During production testing, the bandgap and scaling circuits are trimmed to produce 0.891 V at the output of the error amplifier, with the amplifier connected as a voltage follower. The trim procedure improves the regulation, since it cancels offset errors in the scaling and error amplifier circuits.



#### **PWM Control and Feed Forward**

Signals from the error amplifier output, oscillator, and current limit circuit are processed by the PWM control logic. Referring to the internal block diagram, the control logic includes the PWM comparator, PWM latch, and the adaptive dead-time control logic. During steady-state operation below the current limit threshold, the PWM comparator output and oscillator pulse train alternately reset and set the PWM latch.

Once the PWM latch is reset, the low-side driver and integrated pull-down MOSFET remain on for a minimum duration set by the oscillator pulse width. During this period, the PWM ramp discharges rapidly to the valley voltage. When the ramp begins to charge back up, the low-side driver turns off and the high-side FET turns on. The peak PWM ramp voltage varies inversely with input voltage to maintain a constant modulator and power stage gain of 8 V/V.

As the PWM ramp voltage exceeds the error amplifier output voltage, the PWM comparator resets the latch, thus turning off the high-side FET and turning on the low-side FET. The low-side driver remains on until the next oscillator pulse discharges the PWM ramp.

During transient conditions, the error amplifier output can be below the PWM ramp valley voltage or above the PWM peak voltage. If the error amplifier is high, the PWM latch is never reset and the high-side FET remains on until the oscillator pulse signals the control logic to turn the high-side FET off and the internal low-side FET and driver on. The device operates at its maximum duty cycle until the output voltage rises to the regulation set point, setting VSENSE to approximately the same voltage as the internal voltage reference. If the error amplifier output is low, the PWM latch is continually reset and the high-side FET does not turn on. The internal low-side FET and low-side driver remain on until the VSENSE voltage decreases to a range that allows the PWM comparator to change states. The TPS54550 is capable of sinking current through the external low-side FET until the output voltage reaches the regulation set point.

The minimum on time is designed to be 180 ns. During the internal slow-start interval, the internal reference ramps from 0 V to 0.891 V. During the initial slow-start interval, the internal reference voltage is very small, resulting in a couple of skipped pulses because the minimum on time causes the actual output voltage to be slightly greater than the preset output voltage until the internal reference ramps up.

#### **Dead-time Control**

Adaptive dead-time control prevents shoot-through current from flowing in the integrated high-side MOSFET and the external low-side MOSFET during the switching transitions by actively controlling the turn on times of the drivers. The high-side driver does not turn on until the voltage at the gate of the low-side MOSFET is below 1 V. The low-side driver does not turn on until the voltage at the gate of the high-side MOSFET is below 1 V.

## Low Side Gate Driver (LSG)

LSG is the output of the low-side gate driver. The 100-mA MOSFET driver is capable of providing gate drive for most popular MOSFETs suitable for this application. Use the SWIFT Designer Software Tool to find the most appropriate MOSFET for the application. Connect the LSG pin directly to the gate of the low-side MOSFET. Do not use a gate resistor as the resulting turn-on time may be too slow.

#### Thermal Shutdown

The device uses the thermal shutdown to turn off the MOSFET drivers and controller if the junction temperature exceeds +165°C. The device is restarted automatically when the junction temperature decreases to 7°C below the thermal shutdown trip point and starts up under control of the slow-start circuit.



#### **Overcurrent Protection**

Overcurrent protection is implemented by sensing the drain-to-source voltage across the high-side MOSFET and compared to a voltage level which represents the overcurrent threshold limit. If the drain-to-source voltage exceeds the overcurrent threshold limit for more than 100 ns, the high-side MOSFET is disable, the SSENA pin is pulled low, and the internal digital slow-start is reset to 0 V. SSENA is held low for approximately the time that is calculated by Equation 6:

$$T_{\text{HICCUP(ms)}} = \frac{2250}{f_{\text{S(kHz)}}}$$
 (6)

Once the hiccup time is complete, the SSENA pin is released and the converter initiates the internal slow-start.

## **Setting the Output Voltage**

The output voltage of the TPS54550 can be set by feeding back a portion of the output to the VSENSE pin using a resistor divider network. In the application circuit of Figure 29, this divider network is comprised of resistors R1 and R2. To calculate the resistor values to generate the required output voltage use the following equation:

$$R2 = \frac{R1 \times 0.891}{V_{o} - 0.891} \tag{7}$$

Start with a fixed value of R1 and calculate the required R2 value. Assuming a fixed value of 10  $k\Omega$  for R1, the following table gives the appropriate R2 value for several common output voltages:

| OUTPUT VOLTAGE (V) | R2 VALUE (kΩ) |
|--------------------|---------------|
| 1.2                | 28.7          |
| 1.5                | 14.7          |
| 1.8                | 9.76          |
| 2.5                | 5.49          |
| 3.3                | 3.74          |

## **Output Voltage Limitations**

Due to the internal design of the TPS54550 there are both upper and lower output voltage limits for any given input voltage. Additionally, the lower boundary of the output voltage set point range also depends on operating frequency. The upper limit of the output voltage set point is constrained by the maximum duty cycle of the device and is shown in Figure 12. The lower limit is constrained by the minimum controllable on time, which may be as high as 220 ns. The approximate minimum output voltage for a given input voltage and range of operating frequencies is shown in Figure 8, while the maximum operating frequency versus input voltage for some common output voltages is shown in Figure 10.

The curves shown in these two figures are valid for output currents greater than 0.5 A. As output currents decrease towards no load (0 A), the minimum output voltage decreases. For applications where the load current is less than 100 mA, the curves shown in Figure 9 and Figure 11 are applicable. All of the data plotted in these curves are approximate and take into account a possible 20% deviation in actual operating frequency relative to the intended set point.



#### **TYPICAL CHARACTERISTICS**



Figure 5.



Figure 6.

MINIMUM OUTPUT VOLTAGE



Figure 7.



Figure 8.

MAXIMUM SWITCHING FREQUENCY



Figure 9.



Figure 10.



Figure 11.



Figure 12.



Figure 13.



## TYPICAL CHARACTERISTICS (continued)



Figure 14.



Figure 15.

**POWER GOOD THRESHOLD** 



Figure 16.



Figure 17.



Figure 18.



Figure 19.



Figure 20.



Figure 21.



Figure 22.



# **TYPICAL CHARACTERISTICS (continued)**







Figure 23.

Figure 24.

Figure 25.



#### **APPLICATION INFORMATION**



Figure 26. TPS54550 PCB Layout

## **PCB LAYOUT**

The VIN pins should be connected together on the printed circuit board (PCB) and bypassed with a low ESR ceramic bypass capacitor. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the VIN pins, and source of the low-side MOSFET. The minimum recommended bypass capacitance is 10-µF ceramic with a X5R or X7R dielectric and the optimum placement is closest to the VIN pins and the source of the low-side MOSFET. See Figure 26 for a PCB layout example. The AGND and PGND pins should be tied to the PCB ground plane at the pins of the IC. The source of the low-side MOSFET should be connected directly to the PCB ground plane. The PH pins should be tied together and routed to the drain of the low-side MOSFET. Since the PH connection is the switching node, the MOSFET should be located very close to the PH pins, and the area of the PCB

conductor minimized to prevent excessive capacitive coupling. The recommended conductor width from pins 14 and 15 is 0.050 inch to 0.075 inch of 1-ounce to 2-ounce copper. The length of the copper land pattern should be no more than 0.2 inch.

For operation at full rated load, the analog ground plane must provide adequate heat dissipating area. A 3-inch by 3-inch plane of copper is recommended, though not mandatory, depending on ambient temperature and airflow. Most applications have larger areas of internal ground plane available, and the PowerPAD should be connected to the largest area available. Additional areas on the bottom or top layers also help dissipate heat, and any area available should be used when 5 A or greater operation is desired. Connection from the exposed area of the PowerPAD to the analog ground plane layer should be made using 0.013-inch diameter vias to avoid solder wicking through the vias. Four vias should be in the PowerPAD area with four additional vias outside the pad area and underneath the package. Additional vias beyond those recommended to enhance thermal performance should be included in areas not under the device package. See Figure 27.





Figure 27. Thermal Considerations for PowerPAD Layout

#### MODEL FOR LOOP RESPONSE

Figure 28 shows an equivalent model for the TPS54550 control loop which can be modeled in a circuit simulation program to check frequency response and dynamic load response. The error amplifier in the TPS54550 is a voltage amplifier with 80 dB (10000 V/V) of open-loop gain. The error amplifier can be modeled using an ideal voltage-controlled current source as shown in Figure 28 with a resistor and capacitor on the output. The TPS54550 device has an integrated feed forward compensation circuit which eliminates the impact of the input voltage changes to the overall loop transfer function.

The feed forward gain is modeled as an ideal voltage- controlled voltage source with a gain of 8 V/V. The 1-mV ac voltage between nodes a and b effectively breaks the control loop for the frequency response measurements. Plotting b/c shows the small-signal response of the power stage. Plotting c/a shows the small-signal response of the frequency compensation. Plotting a/b shows the small-signal response of the overall loop. The dynamic load response can be checked by replacing the  $R_{\rm L}$  with a current source with the appropriate load step amplitude and step rate in a time domain analysis.





Figure 28. Model of Control Loop



Figure 29. Application Circuit, 3.3 V Output

Figure 29 shows the schematic for a typical TPS54550 application. The TPS54550 can provide up to 5-A output current at a nominal output voltage of 3.3 V. For proper thermal performance, the exposed PowerPAD underneath the device must be soldered down to the printed circuit board.

## **DESIGN PROCEDURE**

The following design procedure can be used to select component values for the TPS54550. Alternately, the SWIFT Designer Software may be used to generate a complete design. The SWIFT Designer Software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

To begin the design process a few parameters must be decided upon. The designer needs to know the following:



- Input voltage range
- Output voltage
- Input ripple voltage
- Output ripple voltage
- Output current rating
- Operating frequency

For this design example, use the following as the input parameters:

| DESIGN PARAMETER      | EXAMPLE VALUE |
|-----------------------|---------------|
| Input voltage range   | 6 V to 17 V   |
| Output voltage        | 3.3 V         |
| Input ripple voltage  | 300 mV        |
| Output ripple voltage | 30 mV         |
| Output current rating | 5 A           |
| Operating frequency   | 700 kHz       |

NOTE: As an additional constraint, the design is set up to be small size and low component height.

#### SWITCHING FREQUENCY

The switching frequency is set using the RT pin. Grounding the RT pin sets the PWM switching frequency to a default frequency of 250 kHz. Floating the RT pin sets the PWM switching frequency to 500 kHz. By connecting a resistor from RT to AGND, any frequency in the range of 250 to 700 kHz can be set. Use Equation 8 to determine the proper value of RT.

$$RT(k\Omega) = \frac{46000}{f_{S}(kHz) - 35.9}$$
 (8)

In this example circuit, the desired switching frequency is 700 kHz and RT is 69.8 k $\Omega$ .

#### **INPUT CAPACITORS**

The TPS54550 requires an input decoupling capacitor and, depending on the application, a bulk input capacitor. The minimum recommended value for the decoupling capacitor, C9, is 10 µF. A high-quality ceramic type X5R or X7R is recommended. The voltage rating should be greater than the maximum input voltage. A smaller value may be used as long as all other requirements are met; however 10 µF has been shown to work well in a wide variety of circuits. Additionally, some bulk capacitance may be needed, especially if the TPS54550 circuit is not located within about 2 inches from the input voltage source. The value for this capacitor is not critical but should be rated to handle the maximum input voltage including ripple voltage, and should filter the output so that input ripple voltage is acceptable.

This input ripple voltage can be approximated by Equation 9:

$$\Delta V_{\text{IN}} = \frac{I_{\text{OUT}(\text{MAX})} \times 0.25}{C_{\text{BULK}} \times f_{\text{sw}}} + \left(I_{\text{OUT}(\text{MAX})} \times \text{ESR}_{\text{MAX}}\right) \tag{9}$$

Where  $I_{OUT(MAX)}$  is the maximum load current,  $f_{SW}$  is the switching frequency,  $C_{BULK}$  is the bulk capacitor value and  $ESR_{MAX}$  is the maximum series resistance of the bulk capacitor.

The maximum RMS ripple current also needs to be checked. For worst case conditions, this can be approximated by Equation 10:

$$I_{CIN} = \frac{I_{OUT(MAX)}}{2}$$
 (10)

In this case, the input ripple voltage would be 140 mV and the RMS ripple current would be 2.5 A. It is also important to note that the actual input voltage ripple will be greatly affected by parasitics associated with the layout and the output impedance of the voltage source. The actual input voltage ripple for this circuit is shown in Figure 34 and is larger than the calculated value. This measured value is still below the specified input limit of 300 mV. The maximum voltage across the input capacitors would be VIN max plus  $\Delta$  VIN/2. The chosen bulk and bypass capacitors are each rated for 25 V and the combined ripple current capacity is greater than 3 A, both providing ample margin. It is very important that the maximum ratings for voltage and current are not exceeded under any circumstance.

#### **OUTPUT FILTER COMPONENTS**

Two components need to be selected for the output filter, L1 and C2. Since the TPS54550 is an externally compensated device, a wide range of filter component types and values can be supported.

#### **Inductor Selection**

To calculate the minimum value of the output inductor, use Equation 11:

$$L_{MIN} = \frac{V_{OUT(MAX)} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{V_{IN(max)} \times K_{IND} \times I_{OUT} \times F_{SW}}$$
(11)

 $K_{\text{IND}}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. In general, this value is at the discretion of the designer; however, the following guidelines may be used. For designs using low ESR output capacitors such as ceramics, a value as high as  $K_{\text{IND}} = 0.3$  may be used. When using higher ESR output capacitors,  $K_{\text{IND}} = 0.2$  yields better results.

For this design example, use  $K_{IND}=0.3$  and the minimum inductor value is calculated to be 3  $\mu$ H. For this design, a large value was chosen: 6.8  $\mu$ H.



For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS inductor current can be found from Equation 12:

$$I_{L(RMS)} = \sqrt{I_{OUT(MAX)}^2 + \frac{1}{12} \times \left( \frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{V_{IN(MAX)} \times L_{OUT} \times F_{SW} \times 0.8} \right)^2}$$
(12)

and the peak inductor current can be determined with Equation 13:

$$I_{L(PK)} = I_{OUT(MAX)} + \frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{1.6 \times V_{IN(MAX)} \times L_{OUT} \times F_{SW}}$$
(13)

For this design, the RMS inductor current is 5.04 A and the peak inductor current is 5.35 A. The chosen inductor is a Sumida CDRH105-6R8 6.8  $\mu$ H. It has a saturation current rating of 5.4 A and an RMS current rating of 5.4 A, meeting these requirements. A smaller value inductor could be used; however, this value was chosen because it has the largest value in this style that met the current rating requirements. Larger value inductors will have lower ac current and result in lower output voltage ripple. In general, inductor values for use with the TPS54550 are in the range of  $6.8~\mu$ H to  $47\mu$ H.

#### **Capacitor Selection**

The important design factors for the output capacitor are dc voltage rating, ripple current rating, and equivalent series resistance (ESR). The dc voltage and ripple current ratings cannot be exceeded. The ESR is important because along with the inductor current it determines the amount of output ripple voltage. The actual value of the output capacitor is not critical, but some practical limits do exist. Consider the relationship between the desired closed loop crossover frequency of the design and LC corner frequency of the output filter. In general, it is desirable to keep the closed loop crossover frequency at less than 1/5 of the switching frequency. With high switching frequencies such as the 700-kHz frequency of this design, internal circuit limitations of the TPS54550 limit the practical maximum crossover frequency to about 50 kHz. Additionally, to allow for adequate phase gain in the compensation network, the the closed loop crossover frequency should be at least 30% higher than the LC corner frequency. This limits the minimum capacitor value for the output filter to:

$$C_{OUT} = \frac{1}{L_{OUT}} \times \left(\frac{K}{2\pi f_{CO}}\right)^2 \tag{14}$$

Where K is the frequency multiplier for the spread between  $f_{LC}$  and  $f_{CO}$ . K should be between 1.3 and 15, typically 10 for one decade difference. For a desired crossover of 13 kHz and a 6.8- $\mu$ H inductor, the minimum value for the output capacitor is around

39  $\mu$ F. In this design a more consevative frequency multiplier of 3 is used, resulting in a desired output capacitance of 200  $\mu$ F. The selected output capacitor must be rated for a voltage greater than the desired output voltage plus 1/2 the ripple voltage. Any derating amount must also be included. The maximum RMS ripple current in the output capacitor is given by Equation 15:

$$I_{COUT(RMS)} = \frac{1}{\sqrt{12}} \times \left| \frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{V_{IN(MAX)} \times L_{OUT} \times F_{SW} \times N_{C}} \right|$$
(15)

Where  $N_C$  is the number of output capacitors in parallel.

The maximum ESR of the output capacitor is determined by the amount of allowable output ripple as specified in the initial design parameters. The output ripple voltage is the inductor ripple current times the ESR of the output filter, so the maximum specified ESR as listed in the capacitor data sheet is given by Equation 16:

$$ESR_{MAX} = N_{C} \times \left( \frac{V_{IN(MAX)} \times L_{OUT} \times F_{SW} \times 0.8}{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)} \right) \times \Delta V_{p-p(MAX)}$$
(16)

Where  $\Delta V_{p-p}$  is the desired peak-to-peak output ripple. For this design example, two 100- $\mu$ F ceramic output capacitors are chosen for C2 and C10. These are TDK C3225X5R0J107M, rated at 6.3 V with a maximum ESR of 2 m $\Omega$  and a ripple current rating in excess of 3 A. The calculated total RMS ripple current is 161 mA (80.6 mA each) and the maximum total ESR required is 43 m $\Omega$ . These output capacitors exceed the requirements by a wide margin and will result in a reliable, high-performance design. it is important to note that the actual capacitance in circuit may be less than the catalog value when the output is operating at the desired output of 3.3 V.

Other capacitor types work well with the TPS54550, depending on the needs of the application.

#### COMPENSATION COMPONENTS

The external compensation used with the TPS54550 allows for a wide range of output filter configurations. A large range of capacitor values and types of dielectric are supported. The design example uses Type 3 compensation consisting of R1, R3, R5, C6, C7, and C8. Additionally, R2 along with R1 forms a voltage divider network that sets the output voltage. These component reference designators are the same as those used in the SWIFT Designer Software. There are a number of different ways to design a compensation network. This procedure outlines a relatively simple procedure that produces good results with most output filter combinations.



Use of the SWIFT Designer Software is recommended for designs with unusually high closed loop crossover frequencies, low value, low ESR output capacitors such as ceramics, or if the designer is unsure about the design procedure.

When designing compensation networks for the TPS54550, a number of factors need to be considered. The gain of the compensated error amplifier should not be limited by the open-loop amplifier gain characteristics and should not produce excessive gain at the switching frequency. Also, the closed loop crossover frequency should be set less than 1/5 of the switching frequency, and the phase margin at crossover must be greater than 45 degrees. The general procedure outlined here produces results consistent with these requirements without going into great detail about the theory of loop compensation.

First, calculate the output filter LC corner frequency using Equation 17:

$$f_{LC} = \frac{1}{2\pi \sqrt{L_{OUT}^{C}_{OUT}}}$$
 (17)

For the design example,  $f_{LC} = 4315 \text{ Hz}$ .

The closed loop crossover frequency should be greater than  $f_{LC}$  and less than 1/5 of the switching frequency. Also, the crossover frequency should not exceed 50 kHz, as the error amplifier may not provide the desired gain. For this design, a crossover frequency of 13 kHz was chosen. This value is chosen for comparatively wide loop bandwidth while still allowing for adequate phase boost to insure stability.

Next, calculate the R2 resistor value for the output voltage of 3.3 V using Equation 18:

$$R2 = \frac{R1 \times 0.891}{V_{OUT} - 0.891}$$
 (18)

For any TPS54550 design, start with an R1 value of 1.0 k $\Omega$ . R2 is then 374  $\Omega$ .

Now the values for the compensation components that set the poles and zeroes of the compensation network can be calculated. Assuming that R1 > R5 and C6 > C7, the pole and zero locations are given by Equation 19 through Equation 22:

$$f_{Z1} = \frac{1}{2\pi R3C6} \tag{19}$$

$$f_{Z2} = \frac{1}{2\pi R1C8} \tag{20}$$

$$f_{P1} = \frac{1}{2\pi R5C8}$$
 (21)

$$f_{P2} = \frac{1}{2\pi R3C7}$$
 (22)

Additionally, there is a pole at the origin, which has unity gain with the following frequency:

$$f_{\text{INT}} = \frac{1}{2\pi R1C6} \tag{23}$$

This pole is used to set the overall gain of the compensated error amplifier and determines the closed loop crossover frequency.

There are a number of popular ways to design Type 3 compensation networks. The theory behind these calculations is beyond the scope of this document. It is always best to to use any calculated compensation values as the basis for an initial design, and then verify the actual closed loop response. The initial values may then be adjusted to suit the individual design requirements. The SWIFT software design tool can also be used to provide an intial circuit design.

In this circuit, the first compensation zero was set at approximately 1/2 the LC corner frequency, with the second zero slightly below that to increase the phase gain prior to the double pole of the LC output filter. At the LC corner frequency, the overall phase response rapidly drops by 180 degrees, so it is imprtant to increase the initial phase of 90 degrees prior to the LC corner.

The two compensation poles are set high enough to to not cause loss of phase margin at the closed loop cross over and low enough to not cause the error amplifier gain to exceed the unity gain bandwidth limit of the internal operational amplifier. The integrator frequency is then chosen to set the overall gain and crossover frequency.

This results in the following pole and zero frequencies:

 $f_{Z1} = 2340 \text{ Hz}$ 

 $f_{Z2} = 1591 \text{ Hz}$ 

 $f_{P1} = 120 \text{ kHz}$ 

 $f_{P2} = 159 \text{ kHz}$ 

 $f_{INT} = 234 Hz$ 



The measured overall loop response for the circuit is given in Figure 5. Note that the actual closed loop crossover frequency is higher than intended at about 25 kHz. This is primarily due to variation in the actual values of the output filter components and tolerance variation of the internal feedforward gain circuitry. Overall the design has greater than 60 degrees of phase margin and will be completely stable over all combiations of line and load variability.

Since R1 is given as 10 k $\Omega$  and the crossover frequency is selected as 13 kHz, the desired f<sub>INT</sub> can be calculated with Equation 24:

$$f_{\text{INT}} = \frac{10^{-0.9} \times f_{\text{CO}}}{2}$$
 (24)

And the value for C6 is given by Equation 25:

$$C6 = \frac{1}{2\pi R1f_{INT}}$$
 (25)

The first zero,  $f_{Z1}$ , is located at 1/2 the output filter LC corner frequency, so R3 can be calculated from Equation 26:

$$R3 = \frac{1}{\pi C6f_{LC}}$$
 (26)

The second zero,  $f_{Z2}$ , is located at the output filter LC corner frequency, so C8 can be calculated from Equation 27:

$$C8 = \frac{1}{2\pi R1 f_{LC}}$$
 (27)

The first pole,  $f_{P1}$ , is located to coincide with the output filter ESR zero frequency. This frequency is given by Equation 28:

$$f_{\mathsf{ESR}} = \frac{1}{2\pi \mathsf{R}_{\mathsf{ESR}} \mathsf{C}_{\mathsf{OUT}}} \tag{28}$$

where  $R_{\text{ESR}}$  is the equivalent series resistance of the output capacitor.

In this case, the ESR zero frequency is 35.4 kHz, and R5 can be calculated from Equation 29:

$$R5 = \frac{1}{2\pi C8 f} ESR$$
 (29)

The final pole is placed at a frequency above the closed loop crossover frequency high enough to not cause the phase to decrease too much at the crossover frequency while still providing enough attenuation so that there is little or no gain at the switching frequency. The  $f_{P2}$  pole location for this circuit is set to 4 times the closed loop crossover frequency. The last compensation component value C7 can be derived from Equation 30:

$$C7 = \frac{1}{8\pi R3 f_{CO}}$$
 (30)

Note that capacitors are only available in a limited range of standard values, so the nearest standard value has been chosen for each capacitor. The measured closed loop response for this design is shown in Figure 30.

#### **BIAS AND BOOTSTRAP CAPACITORS**

Every TPS54550 design requires a bootstrap capacitor, C3 and a bias capacitor, C4. The bootstrap capacitor must be 0.1 µF. The bootstrap capacitor is located between the PH pins and BOOT pin. In addition, a 24- $\Omega$  resistor is placed in series with the bootstrap capacitor. This resistor is used to slow down the leading edge of the high-side FET turn on waveform. Using this resistor will dramatically decrease the amplitude of the overshoot on the swtching node. The bias capacitor is connected between the VBIAS pin and AGND. The value should be 1.0 µF. Both capacitors should be high-quality ceramic types with X7R or X5R grade dielectric for temperature stability. They should be placed as close to the device connection pins as possible.

#### **LOW-SIDE FET**

The TPS54550 is designed to operate using an external low-side FET, and the LSG pin provides the gate drive output. Connect the drain to the PH pin, the source to PGND, and the gate to LSG. The TPS54550 gate drive circuitry is designed to accommodate most common n-channel FETs that are suitable for this application. The SWIFT Designer Software can be used to calculate all the design parameters for low-side FET selection. There are some simplified guidelines that can be applied that produce an acceptable solution in most designs.

The selected FET must meet the absolute maximum ratings for the application:

Drain-source voltage ( $V_{DS}$ ) must be higher than the maximum voltage at the PH pin, which is  $V_{INMAX}$  + 0.5 V.

Gate-source voltage (V<sub>GS</sub>) must be greater than 8 V.

Drain current ( $_{ID}$ ) must be greater than 1.1 x  $I_{OUTMAX}$ .

Drain-source on resistance  $(r_{DSON})$  should be as small as possible, less than 30 m $\Omega$  is desirable. Lower values for  $r_{DSON}$  result in designs with higher efficiencies. It is important to note that the low-side FET on time is typically longer than the high-side FET on time, so attention paid to low-side FET parameters can make a marked improvement in overall efficiency.

Total gate charge  $(Q_g)$  must be less than 50 nC. Again, lower  $Q_g$  characteristics result in higher efficiencies.



Additionally, check that the device chosen is capable of dissipating the power losses.

For this design, a Vishay Siliconix SI7110 20-V n-channel MOSFET is used as the low-side FET. This particular FET is specifically designed to be used as a low-side synchronous rectifier.

## **POWER GOOD**

The TPS54550 is provided with a power good output pin PWRGD. This output is an open drain output and is intended to be pulled up to a 3.3-V or 5-V logic supply. A 10-k $\Omega$  pull-up resistor works well in this application. The absolute maximum voltage is 6 V, so care must be taken not to connect this pull-up resistor to VIN if the maximum input voltage exceeds 6 V.



## **APPLICATION CURVES (see Figure 29)**



Figure 36.

Time - 200 µs/div

Step

Figure 37.

Time - 5 ms/div



PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MO-153.
- 6. Features may not present.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 10. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



www.ti.com 13-Aug-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |               |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPS54550PWP      | ACTIVE        | HTSSOP       | PWP                | 16   | 90             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | PS54550              | Samples |
| TPS54550PWPG4    | ACTIVE        | HTSSOP       | PWP                | 16   | 90             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | PS54550              | Samples |
| TPS54550PWPR     | ACTIVE        | HTSSOP       | PWP                | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | PS54550              | Samples |
| TPS54550PWPRG4   | ACTIVE        | HTSSOP       | PWP                | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | PS54550              | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Aug-2021

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS54550PWPR | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS54550PWPR | HTSSOP       | PWP             | 16   | 2000 | 350.0       | 350.0      | 43.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS54550PWP   | PWP          | HTSSOP       | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| TPS54550PWPG4 | PWP          | HTSSOP       | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated