



Sample &

Buv







**TPIC74100-Q1** 

SLIS125B-DECEMBER 2006-REVISED DECEMBER 2014

# **TPIC74100-Q1 Buck and Boost Switch-Mode Regulator**

#### 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device HBM ESD Classification level 1B for pin 7 (L2), pin 8 (VOUT), pin 9 (5Vg)
  - Device HBM ESD Classification 2 for pins 1-6 and 10-20
  - Device CDM ESD Classification Level C4B
- Switch-Mode Regulator
  - 5 V ±2%, Normal Mode
  - 5 V ±3%, Low-Power or Crossover Mode
- Switching Frequency, 440 kHz (typical)
- Input Operating Range, 1.5 V to 40 V, (V<sub>driver</sub>)
  - 1-A Load-Current Capability
  - 200-mA Load-Current Capability Down to 2-V Input (V<sub>driver</sub>)
  - 120-mA Load-Current Capability Down to 1.5-V Input (V<sub>driver</sub>)
- **Enable Function**
- Low-Power Operation Mode
- Switched 5-V Regulated Output on 5Vg With Current Limit
- Programmable Slew Rate and Frequency Modulation for EMI Consideration
- Reset Function With Deglitch Timer and Programmable Delay
- Alarm Function for Undervoltage Detection and • Indication
- Thermally Enhanced Package for Efficient Heat Management

## 2 Applications

- Automotive Infotainment & Cluster
- **Body Electronics**

#### 3 Description

The TPIC74100 is a switch-mode regulator with integrated switches for voltage-mode control. With the aid of external components (LC combination), the device regulates the output to 5 V ±3% for a wide input-voltage range.

The TPIC74100 offers a reset function to detect and indicate when the 5-V output rail is outside of the specified tolerance. This reset delay is programmable using an external timing capacitor on the REST pin. Additionally, an alarm (AOUT) feature is activated when the input supply rail V<sub>driver</sub> is below a prescaled specified value (set by the A<sub>IN</sub> pin).

The TPIC74100 has a frequency-modulation scheme to minimize EMI. The clock modulator permits a modulation of the switching frequency to reduce interference energy in the frequency band.

The 5Vg output is a switched 5-V regulated output with internal current limiting to prevent RESET from being asserted when powering a capacitive load on the supply line. This function is controlled by the 5Vg\_ENABLE pin. If there is a short to ground on this output (5Vg output), the output self-protects by operating in a chopping mode. This does, however, increase the output ripple voltage on V<sub>OUT</sub> during this fault condition.

#### Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE     | BODY SIZE (NOM)   |  |  |  |  |
|--------------|-------------|-------------------|--|--|--|--|
| TPIC74100-Q1 | HTSSOP (20) | 6.50 mm x 4.40 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## **Simplified Schematic**





Features ..... 1

Applications ..... 1

Description ..... 1

Revision History..... 2

Pin Configuration and Functions ...... 3

Specifications...... 4

Absolute Maximum Ratings ...... 4

ESD Ratings ..... 4

Recommended Operating Conditions ...... 4

Thermal Information ...... 5

6.5 Dissipation Rating Table ...... 5

6.6 Electrical Characteristics...... 5

6.8 Typical Characteristics ...... 7

Detailed Description ..... 10 7.1 Overview ...... 10

## Table of Contents

|    | 7.2  | Functional Block Diagram          | 10 |
|----|------|-----------------------------------|----|
|    | 7.3  | Feature Description               | 11 |
|    | 7.4  | Device Functional Modes           | 14 |
| 8  | App  | lications and Implementation      | 17 |
|    | 8.1  | Application Information           | 17 |
|    | 8.2  | Typical Application               | 17 |
| 9  | Pow  | er Supply Recommendations         | 19 |
| 10 | Lay  | out                               | 19 |
|    | 10.1 | Layout Guidelines                 | 19 |
|    | 10.2 | Layout Example                    | 22 |
| 11 | Dev  | ice and Documentation Support     | 24 |
|    | 11.1 | Documentation Support             | 24 |
|    | 11.2 | Trademarks                        | 24 |
|    | 11.3 | Electrostatic Discharge Caution   | 24 |
|    | 11.4 | Glossary                          | 24 |
| 12 |      | hanical, Packaging, and Orderable |    |
|    |      | rmation                           | 24 |

#### Revision History 4

1

2

3

4

5

6

7

6.1

6.2

6.3

6.4

#### Changes from Revision A (February 2009) to Revision B

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 

**ISTRUMENTS** 

EXAS

# Page

Copyright © 2006–2014, Texas Instruments Incorporated



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN                 |                |           | DECODIDITION                                                                              |  |
|---------------------|----------------|-----------|-------------------------------------------------------------------------------------------|--|
| NAME                | NO.            | - I/O     | DESCRIPTION                                                                               |  |
| SCR1                | 1              | I         | Programmable slew-rate control                                                            |  |
| Cboot2              | 2              | I         | External bootstrap capacitor                                                              |  |
| Cboot1              | 3              | I         | External bootstrap capacitor                                                              |  |
| V <sub>driver</sub> | 4              | I         | Input voltage source                                                                      |  |
| L1                  | 5              | I         | Inductor input (an external Schottky diode <sup>(1)</sup> to GND must be connected to L1) |  |
| PGND                | 6              | I         | Power ground                                                                              |  |
| L2                  | 7              | I         | Inductor output                                                                           |  |
| V <sub>OUT</sub>    | 8              | 0         | 5-V regulated output                                                                      |  |
| 5Vg                 | 9              | 0         | Switched 5-V supply                                                                       |  |
| A <sub>IN</sub>     | 10             | I         | Programmable alarm setting                                                                |  |
| CLP                 | 11             | I/O       | Low-power operation mode (digital input)                                                  |  |
| RESET               | 12             | 0         | Reset function (open drain)                                                               |  |
| A <sub>OUT</sub>    | 13             | 0         | Alarm output (open drain)                                                                 |  |
| REST                | 14             | 0         | Programmable reset timer delay                                                            |  |
| R <sub>mod</sub>    | 15             | I         | Main switching frequency modulation setting to minimize EMI                               |  |
| GND                 | 16             | I         | Ground                                                                                    |  |
| V <sub>logic</sub>  | 17             | 0         | Supply decoupling output (may be used as a 5-V supply for logic-level inputs)             |  |
| ENABLE              | 18             | I         | Switch-mode regulator enable/disable                                                      |  |
| 5Vg_ENABLE          | 19             | I         | Switched 5-V voltage regulator output enable/disable                                      |  |
| SCR0                | 20             | I         | Programmable slew-rate control                                                            |  |
| Exposed therma      | I pad of the p | ackage sł | hould be connected to GND or left floating.                                               |  |

(1) Maximum 0.4 V at 1 A and 125°C

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over recommended operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                     |                                                                                             | MIN         | MAX              | UNIT |
|-------------------------------------|---------------------------------------------------------------------------------------------|-------------|------------------|------|
| Unregulated input voltage           | ge, V <sub>(driver)</sub> <sup>(2)</sup>                                                    | -0.5        | 40               | V    |
| Unregulated inputs, V <sub>(A</sub> | IN), V <sub>(ENABLE)</sub> <sup>(2)</sup>                                                   | -0.5        | 40               | V    |
|                                     | V <sub>(Cboot1)</sub>                                                                       | 52          |                  | V    |
| Bootstrap voltages                  | V <sub>(Cboot2)</sub>                                                                       | 14          |                  |      |
| Quitab made valtance                | V <sub>(L1)</sub>                                                                           | -1          | 40               | V    |
| Switch mode voltages                | V <sub>(L2)</sub>                                                                           | -1          | 7<br>7<br>7<br>7 | v    |
| Logic input voltages, V(I           | Rmod), V(SCR0), V(SCR1), V(CLP), and V(5Vg_ENABLE) (2)                                      | -0.5        | 7                | V    |
|                                     | RESET), V <sub>(AOUT)</sub> , V <sub>(logic)</sub> , and V <sub>(REST)</sub> <sup>(2)</sup> | -0.5        | 7                | V    |
| Thermal impedance, jur              | nction-to-case, R <sub>θJC</sub> <sup>(3)</sup>                                             |             | 2                | °C/W |
| Thermal impedance,                  | R <sub>0JA</sub> <sup>(3)</sup>                                                             |             | 7<br>2<br>32     | °C/W |
| junction-to-ambient                 | R <sub>0JA</sub> <sup>(4)</sup>                                                             |             | 40               | °C/W |
| Continuous power dissi              | ÷                                                                                           | See Dissipa | tion Ratings     |      |
| Operating virtual junctio           | n temperature range, T <sub>J</sub>                                                         | -40         | 150              | °C   |
| Operating ambient temp              | perature range, T <sub>A</sub>                                                              | -40         | 125              | °C   |
| Lead temperature (sold              | ering, 10 s), T <sub>(LEAD)</sub>                                                           |             | 260              | °C   |
| Storage temperature, T              | stg                                                                                         | -65         | 125              | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to ground.

(3) The thermal data is based on using 2-oz copper trace with at least four square inches of copper footprint for heat dissipation. The copper pad is soldered to the thermal land pattern. Correct attachment procedure must be incorporated.

(4) The thermal data is based on using 1-oz copper trace with at least four square inches of copper footprint for heat dissipation. The copper pad is soldered to the thermal land pattern. Correct attachment procedure must be incorporated.

## 6.2 ESD Ratings

|             |                                            |                                 |                                                    | VALUE | UNIT |
|-------------|--------------------------------------------|---------------------------------|----------------------------------------------------|-------|------|
|             |                                            | Human body model (HBM), per     | Pin 7 (L2), pin 8 (V <sub>OUT</sub> ), pin 9 (5Vg) | ±800  |      |
|             |                                            | JEDEC                           | Pins 1–6 and 10–20                                 | ±2000 |      |
| $V_{(ESD)}$ | V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per | Corner pins (SCR1, $A_{IN}$ , SCR0, and CLP)       | ±750  | V    |
|             | JEDEC                                      | Other pins                      | ±750                                               |       |      |

## 6.3 Recommended Operating Conditions

|                                                                                |                                                                                                           | MIN                  | NOM MAX                       | UNIT |  |
|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------|-------------------------------|------|--|
| Unregulated input voltage, V <sub>(driver)</sub>                               |                                                                                                           | 6                    | 24                            | V    |  |
| Unregulated input voltages, $V_{(AIN)}$ a                                      | nd V <sub>(ENABLE)</sub>                                                                                  | 0                    | 24                            | V    |  |
| Switch made nine                                                               | V <sub>(L1)</sub>                                                                                         | -1                   | 17                            | V    |  |
| Switch-mode pins                                                               | V <sub>(L2)</sub>                                                                                         | 5                    | 5.5                           | v    |  |
| Bootstrap voltages                                                             | V <sub>(Cboot1)</sub>                                                                                     |                      | V <sub>(driver)</sub><br>+ 10 | V    |  |
|                                                                                | V <sub>(Cboot2)</sub>                                                                                     |                      | 8                             |      |  |
| Logic levels (I/O), V <sub>(Rmod)</sub> , V <sub>(logic)</sub> ,V <sub>(</sub> | SCR0), $V_{(SCR1)}$ , $V_{(5Vg\_ENABLE)}$ , $V_{(RESET)}$ , $V_{(AOUT)}$ , $V_{(CLP)}$ , and $V_{(REST)}$ | 0                    | 5.25                          | V    |  |
| Operating ambient temperature ran                                              | ge, T <sub>A</sub>                                                                                        | -40                  | 125                           | °C   |  |
| Logic levels (I/O), V <sub>(SCR0)</sub> , V <sub>(SCR1)</sub> ,                | V <sub>(CLP)</sub> directly connected to V <sub>(logic)</sub>                                             | V <sub>(logic)</sub> | V <sub>(logic)</sub>          | V    |  |

## 6.4 Thermal Information

|                       |                                              | TPIC74100-Q1 |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PWP          | UNIT |
|                       |                                              | 20 PINS      |      |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 37.9         |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 22.7         |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 20.2         | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.7          | C/W  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 19.9         |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.8          |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.5 Dissipation Rating Table

| R <sub>θJA</sub> | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|------------------|---------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------|
| 32°C/W           | 3.9 W                                 | 31.25 mW/°C                                    | 2.03 W                                | 0.781 W                                |
| 40°C/W           | 3.125 W                               | 25 mW/°C                                       | 1.625 W                               | 0.625 W                                |

## 6.6 Electrical Characteristics

 $V_{(driver)} = 6 V$  to 17 V,  $T_A = -40^{\circ}C$  to 125°C, unless otherwise noted

|                       | PARAMETER                                    | TEST CONDITIONS                                                                      | MIN  | TYP | MAX  | UNIT |
|-----------------------|----------------------------------------------|--------------------------------------------------------------------------------------|------|-----|------|------|
| V <sub>(driver)</sub> | Unregulated input voltage                    |                                                                                      | 1.5  |     | 40   | V    |
| V <sub>(driver)</sub> | Start-up condition voltage                   | I <sub>O</sub> = 600 mA                                                              |      |     | 5    | V    |
| 0                     |                                              | $C_0 = 36 \ \mu F$ (min) to 220 $\mu F$ (max)                                        | 4    |     | 20   |      |
| S <sub>OM</sub>       | Soft-start ramp                              | $C_0 = 220 \ \mu F \ (min) \ to \ 470 \ \mu F \ (max)^{(1)}$                         | 2    |     | 20   | V/ms |
| (standby)             | Standby current                              | ENABLE = low                                                                         |      | 10  | 20   | μA   |
| lq                    | Quiescent current                            | $CLP = 0 \text{ V}, \text{ V}_{(driver)} = 11 \text{ V}, \text{ I}_O = 0 \text{ mA}$ |      | 100 | 160  | μA   |
| Vo                    | Output voltage                               | DC                                                                                   |      | 5   |      | V    |
|                       |                                              | Normal mode                                                                          |      |     | 2%   |      |
| Vo                    | Output-voltage tolerance                     | Boost/buck crossover or low-power mode                                               |      |     | 3%   |      |
| lo                    | Output current                               | V <sub>(driver)</sub> ≥ 7 V                                                          |      |     | 1    | А    |
| I                     | Output ourrant, baset mode                   | $V_{(driver)} = 2 V$ , see Note <sup>(2)</sup>                                       |      |     | 200  |      |
| O(Boost)              | Output current, boost mode                   | V <sub>(driver)</sub> = 1.5 V, see Note <sup>(2)</sup>                               |      |     | 120  | mA   |
| I <sub>PPn</sub>      | Internal peak current limit (normal mode)    | (1)                                                                                  | 1.75 |     | 2.5  | А    |
| I <sub>PPI</sub>      | Internal peak current limit (low-power mode) | (1)                                                                                  | 0.75 |     | 1.25 | А    |
| I <sub>P</sub>        | Peak current                                 | $V_{(driver)}$ = 16 V, $I_O$ = 1 A, and L = 33 $\mu H$                               |      | 1.5 |      | А    |
| V <sub>(driver)</sub> | Boost/buck crossover voltage window          | See Note <sup>(3)</sup>                                                              | 5    |     | 5.9  | V    |
| T <sub>ot</sub>       | Thermal shutdown <sup>(4)</sup>              |                                                                                      | 160  | 180 | 200  | °C   |
| 5Vg OUT               | PUT AND ENABLE                               |                                                                                      |      |     |      |      |
| r <sub>DS(on)</sub>   | On-state resistance                          |                                                                                      |      | 135 | 225  | mΩ   |
| 0                     | Output current                               |                                                                                      |      |     | 400  | mA   |
| VI                    | 5Vg_ENABLE input-voltage range               |                                                                                      | -0.5 |     | Vo   | V    |
| V <sub>IH</sub>       | 5Vg_ENABLE threshold high voltage            | V <sub>(5Vg)</sub> = 5 V                                                             | 2.5  | 3   | 3.5  | V    |
| V <sub>IL</sub>       | 5Vg_ENABLE threshold low voltage             | $V_{(5\vee g)} = 0 \ \vee$                                                           | 1.5  | 2   | 2.5  | V    |
| V <sub>(hys)</sub>    | Hysteresis voltage                           |                                                                                      | 0.5  | 1   |      | V    |

(1) Ensured by characterization

(2) Tested with inductor having following characteristics:  $L = 33 \mu H$ ,  $R_{max} = 0.1 \Omega$ ,  $I_R = 1.8 A$ . Output current must be verified in application when inductor  $R_{max}$  (ESR) is increased.

(3) Ensured by characterization. For further details, see the *Buck/Boost Transitioning* section.

(4) Ensured by characterization; hysteresis 15°C (typical)

Copyright © 2006–2014, Texas Instruments Incorporated

## **Electrical Characteristics (continued)**

| $V_{-6} V_{to} 17 V_{-6}$     | $T = -40^{\circ}$ C to 125°C                    | unless otherwise noted |
|-------------------------------|-------------------------------------------------|------------------------|
| $v_{(driver)} = 0 v l 0 17 v$ | $1_{A} = -40 \ \text{C} \ 10 \ 125 \ \text{C},$ |                        |

|                         | PARAMETER                              | TEST CONDITIONS                                                 | MIN  | ΤΥΡ  | MAX      | UNIT |
|-------------------------|----------------------------------------|-----------------------------------------------------------------|------|------|----------|------|
| r <sub>(pd)</sub>       | Internal pulldown resistor             |                                                                 | 300  | 500  | 850      | kΩ   |
| ENABLE                  |                                        |                                                                 |      |      |          |      |
| VI                      | ENABLE input-voltage range             |                                                                 | -0.5 |      | 40       | V    |
| .,                      |                                        | $8 \text{ V} \leq \text{V}_{(\text{driver})} \leq 17 \text{ V}$ | 2.5  | 3    | 3.5      |      |
| V <sub>IH</sub>         | ENABLE threshold high voltage          | $6 V \le V_{(driver)} < 8 V$                                    | 1.9  | 3    | 3.5      | V    |
| V <sub>IL</sub>         | ENABLE threshold low voltage           | $V_0 = 5 V$                                                     | 1.5  | 2    | 2.5      | V    |
|                         |                                        | $8 \text{ V} \leq \text{V}_{(\text{driver})} \leq 17 \text{ V}$ | 0.5  | 1    |          |      |
| V <sub>(hys)</sub>      | Hysteresis voltage                     | $6 V \le V_{(driver)} < 8 V$                                    | 0.1  |      |          | V    |
| RESET                   |                                        |                                                                 |      |      |          |      |
| V <sub>(th)</sub>       | RESET threshold voltage                |                                                                 | 4.51 | 4.65 | 4.79     | V    |
| V <sub>(RESET)</sub>    | RESET tolerance                        |                                                                 |      |      | 3%       |      |
|                         |                                        | C <sub>(REST)</sub> = 10 nF                                     | 8    | 10   | 12       | ms   |
| t <sub>(RESET)</sub>    | RESET time                             | C <sub>(REST)</sub> = 100 nF, see Note <sup>(1)</sup>           | 80   | 100  | 120      |      |
|                         |                                        | I <sub>sink</sub> = 5 mA                                        |      |      | 450      | mV   |
| V <sub>OL</sub>         | RESET output low voltage               | I <sub>sink</sub> = 1 mA                                        |      |      | 84       |      |
| t <sub>(deglitch)</sub> | RESET deglitch time                    | See Note <sup>(1)</sup>                                         | 8    | 10   | 12.5     | μs   |
| ALARM                   |                                        |                                                                 |      |      |          |      |
| VI                      | Alarm input-voltage range              |                                                                 | -0.5 |      | 40       | V    |
| V <sub>IL</sub>         | Alarm threshold low voltage            |                                                                 | 2.2  | 2.3  | 2.35     | V    |
| VIH                     | Alarm threshold high voltage           |                                                                 | 2.43 | 2.5  | 2.58     | V    |
| V <sub>(hys)</sub>      | Hysteresis voltage                     |                                                                 |      | 200  |          | mV   |
|                         |                                        | I <sub>sink</sub> = 5 mA                                        |      |      | 450      |      |
| V <sub>OL</sub>         | Alarm output low voltage               | I <sub>sink</sub> = 1 mA                                        |      |      | 84       | mV   |
| LOW-PO                  | WER MODE (PULSE MODE) PFM              |                                                                 |      |      | <u>.</u> |      |
| I <sub>O(LPM)</sub>     | Load current in low-power mode         | V <sub>(driver)</sub> < 7 V                                     |      |      | 50       | mA   |
| I <sub>I(avg)</sub>     | Average input current                  | $V_{(driver)} = 11 V, I_0 = 5 mA, CLP = Iow$                    |      |      | 3.55     | mA   |
| Vo                      | Output-voltage tolerance               | $V_0 = 5 V$                                                     |      | 2.4% | 3%       |      |
| DIGITAL                 | LOW-POWER MODE (CLP)                   |                                                                 |      |      | <u> </u> |      |
| VIH                     | High-level CLP input threshold voltage | Normal mode                                                     | 2.6  |      |          | V    |
| V <sub>IL</sub>         | Low-level CLP input threshold voltage  | Low-power mode                                                  |      |      | 1.15     | V    |

## 6.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                     | TEST CONDITIONS                    | MIN | TYP | MAX | UNIT |
|------------------------|-------------------------------|------------------------------------|-----|-----|-----|------|
| f <sub>(sw)</sub>      | Switching frequency           | $V_{(Rmod)} = 0 V$ , modulator OFF |     | 440 |     | kHz  |
| f <sub>(sw)ac</sub>    | Operating-frequency accuracy  | f <sub>(sw)</sub> = 440 kHz        |     |     | 20% |      |
| f <sub>(sw)min</sub>   | Modulation minimum frequency  |                                    | 270 | 330 | 445 | kHz  |
| f <sub>(sw)max</sub>   | Modulation maximum frequency  |                                    | 450 | 550 | 680 | kHz  |
| f <sub>(mod)span</sub> | Modulation span               |                                    |     | 220 |     | kHz  |
| f <sub>(mod)</sub>     | Modulation frequency          | $R_{mod} = 12 \ k\Omega \ \pm 1\%$ |     | 28  |     | kHz  |
| f <sub>(mod)ac</sub>   | Modulation-frequency accuracy |                                    |     |     | 12% |      |



## 6.8 Typical Characteristics

(Reference L1 Pin, see Figure 10 through Figure 12)



SLIS125B-DECEMBER 2006-REVISED DECEMBER 2014



www.ti.com

## **Typical Characteristics (continued)**







## **Typical Characteristics (continued)**







## 7 Detailed Description

## 7.1 Overview

The TPIC74100 is a buck/boost switch-mode regulator that operates in a power-supply concept to ensure a stable output voltage with input voltage excursions and specified load range.

The device provides an alarm indicator and reset output to interface with systems that require supervisory function.

The switching regulator offers a clock modulator and a current-mode slew-rate control for the internal switching transistor (Q1) to minimize EMI.

An internal low-r<sub>DS(on)</sub> switch has a current-limit feature to prevent inadvertent reset when turning on the 5Vg output.

## 7.2 Functional Block Diagram



NOTE: All component values are typical.



#### 7.3 Feature Description

The external inductor for the switch-mode regulator is connected between pins L1 and L2. This inductor is placed close to the pins to minimize parasitic effects. For stability, use an inductor with 20 µH to 100 µH.

## 7.3.2 Supply Pin (V<sub>driver</sub>)

The input voltage of the device is connected to the  $V_{driver}$  pin. This input line requires a filter capacitor to minimize noise. A low-ESR aluminum or tantalum input capacitor is recommended. The relevant parameters for the input capacitor are the voltage rating and RMS current rating. The voltage rating should be approximately 1.5 times the maximum applied voltage for an aluminum capacitor and 2 times for a tantalum capacitor. In buck mode, the

RMS current is  $I_{OUT} \times \sqrt{D - D^2}$ , where D is the duty cycle and its maximum RMS current value is reached when D = 50% with  $I_{RMS} = I_{OUT}/2$ . In boost mode, the RMS current is 0.3 ×  $\Delta I$ , where  $\Delta I$  is the peak-to-peak ripple current in the inductor. To achieve this, ESR ceramic capacitors are used in parallel with the aluminum or tantalum capacitors.

## 7.3.3 Internal Supply Decoupling Pin (V<sub>logic</sub>)

The  $V_{\text{logic}}$  pin is used to decouple the internal power-supply noise by use of a 470-nF capacitor. This pin can also be used as an output supply for the logic-level inputs for this device (SCR0, SCR1, ENABLE, CLP, and  $5Vg\_ENABLE$ ).

## 7.3.4 Input Voltage Monitoring Pin (A<sub>IN</sub>)

The A<sub>IN</sub> pin is used to program the threshold voltage for monitoring and detecting undervoltage conditions on the input supply. A maximum of 40 V may be applied to this pin and the voltage at this pin may exceed the V<sub>(driver)</sub> input voltage without effecting the device operation. The resistor divider network is programmed to set the undervoltage detection threshold on this pin (see the application schematic). The input has a typical hysteresis of 200 mV with a typical upper limit threshold of 2.5 V and a typical lower limit threshold of 2.3 V. When V<sub>(AIN)</sub> falls below 2.3 V, V<sub>(AOUT)</sub> is asserted low; when V<sub>(AIN)</sub> exceeds 2.5 V, V<sub>(AOUT)</sub> is in the high-impedance state.

The following equations to set the upper and lower thresholds of  $V_{(AIN)}$  are:

Upper:

$$V_{(driver)} = 2.5 \text{ V} \times \frac{\text{R1} + \text{R2}}{\text{R1}}$$
  
Lower:

 $V_{(driver)} = 2.3 \text{ V} \times \frac{\text{R1} + \text{R2}}{\text{R1}}$ 

7.3.5 Input Undervoltage Alarm Pin (A<sub>OUT</sub>)

The  $A_{OUT}$  pin is an open-drain output that asserts low when the input voltage falls below the set threshold on the  $A_{IN}$  input.

#### 7.3.6 Reset Delay Timer Pin (REST)

The REST pin sets the desired delay time to assert the RESET pin low after the 5-V supply has exceeded 4.65 V (typical). The delay can be programmed in the range of 2.2 ms to 150 ms using capacitors in the range of 2.2 nF to 150 nF. The delay time is calculated using Equation 2:

RESET delay =  $C_{(REST)} \times 1$  ms, where  $C_{(REST)}$  has nF units

#### 7.3.7 Reset Pin (RESET)

The RESET pin is an open-drain output. The power-on reset output is asserted low until the output voltage exceeds the 4.65-V threshold and the reset delay timer has expired. Additionally, whenever the ENABLE pin is low, RESET is immediately asserted low regardless of the output voltage.

(1)

Copyright © 2006–2014, Texas Instruments Incorporated



## Feature Description (continued)

## 7.3.8 Main Regulator Output Pin (V<sub>OUT</sub>)

The V<sub>OUT</sub> pin is the output of the switch-mode regulated supply. This pin requires a filter capacitor with low-ESR characteristics to minimize output ripple voltage. For stability, a capacitor with 22  $\mu$ F to 470  $\mu$ F should be used. The total capacitance at pin V<sub>OUT</sub> and pin 5Vg must be less than or equal to 470  $\mu$ F.

#### 7.3.9 Low-Power-Mode Pin (CLP)

The CLP pin controls the low-power mode of the device. An external low digital signal switches the device to low-power mode or normal mode when the input is high.

## 7.3.10 Switch-Output Pin (5Vg)

The 5Vg pin switches the 5-V regulated output. The output voltage of the regulator can be enabled or disabled using this low- $r_{DS(on)}$  internal switch. This switch has a current-limiting function to prevent generation of a reset signal at turn-on caused by the capacitive load on the output or overload condition. When the switch is enabled, the regulated output may deviate and drop momentarily to a tolerance of 7%, until the 5Vg capacitor is fully charged. This deviation depends on the characteristics of the capacitors on V<sub>OUT</sub> and 5Vg.

## 7.3.11 5Vg-Enable Pin (5Vg\_ENABLE)

The 5Vg\_ENABLE is a logic-level input for enabling the switch output on 5Vg.

For the functional pin, 5Vg\_ENABLE results in Table 1:

| 5Vg_ENABLE                                 | FUNCTION   |
|--------------------------------------------|------------|
| 0                                          | 5Vg is off |
| Open (internal pulldown = 500 k $\Omega$ ) | 5Vg is off |
| 1                                          | 5Vg is on  |

#### Table 1. 5V-G Enable Pin





Figure 18. Current-Limit Switched Output 5Vg

## 7.3.12 Slew-Rate Control Pins (SCR0, SCR1)

The slew rate of the switching transistor Q1 is set using the SCR0 and SCR1 pins. Table 2 shows the values of the slew rate (SR).

| Table 2. Values of the Slew Rate (S |
|-------------------------------------|
|-------------------------------------|

| SCR1 | SCR0 | SR <sub>Q1</sub> |
|------|------|------------------|
| 0    | 0    | Slow             |
| 0    | 1    | Medium-slow      |
| 1    | 0    | Medium-fast      |
| 1    | 1    | Fast             |

Texas Instruments

See the converter efficiency plots in the *Typical Characteristics* section to determine power dissipation.

## 7.3.13 Modulator Frequency Setting (Pin R<sub>mod</sub>)

The  $R_{mod}$  pin adjusts the clock modulator frequency. A resistor of  $R_{mod} = 12 \text{ k}\Omega$  generates a modulation frequency of 28 kHz. The modulator function may be disabled by connecting  $R_{mod}$  to GND and the device operates with the nominal frequency. The modulator function cannot be activated during IC operation, only at IC start-up.

## 7.3.14 Ground Pin (PGND)

The PGND pin is the power ground for the device.

#### 7.3.15 Enable Pin (ENABLE)

The ENABLE pin allows the enabling and disabling of the switch mode regulator. A maximum of 40 V may be applied to this pin to enable the device and increasing it above the  $V_{(driver)}$  input voltage does not affect the device operation.

The functionality of the ENABLE pin is described in Table 3.

| ENABLE | FUNCTION     |
|--------|--------------|
| 0      | Vreg is off. |
| Open   | Undefined    |
| 1      | Vreg is on.  |

#### Table 3. Enable Pin (ENABLE)

## 7.3.16 Bootstrap Pins (Cboot1 and Cboot2)

An external bootstrap capacitor is required for driving the internal high-side MOSFET switch. A 4.7-nF ceramic capacitor is typically required.

## 7.4 Device Functional Modes

#### 7.4.1 Clock Modulator

To minimize EMI issues associated with the switch-mode regulator, the device offers an integrated clock modulator. The function of the clock modulator is to modulate the switching frequency and to distribute the energy over the wave band.

The average switching frequency is 440 kHz (typical) and varies between 330 kHz and 550 kHz at a rate set by the  $R_{mod}$  resistor. A typical value of 12 k $\Omega$  on the  $R_{mod}$  pin relates to a 28-kHz modulation frequency. The clock modulator function can only be activated during IC start-up, not during IC operation.

The equation for the modulation frequency is as follows:

 $f_{(mod)}$  (Hz) = (-2.2 × R<sub>mod</sub>) + 54.5 kHz, when R<sub>mod</sub> = 8 k $\Omega$  to 16 k $\Omega$ 

(3)

## 7.4.2 Buck/Boost Transitioning

The operation mode switches automatically between buck and boost modes depending on the input voltage of  $V_{(driver)}$  and output load conditions. During start up, when  $V_{(driver)}$  is less than 5.8 V (typical), the device starts in boost mode and continues to run in boost mode until  $V_{(driver)}$  exceeds 5.8 V; at which time, the device switches over to buck mode. In buck mode, the device continues to run in buck mode until it is required to switch back to boost to hold regulation. This crossover window to switch to boost mode is when  $V_{(driver)}$  is between 5.8 V and 5 V and depends on the loading conditions. When  $V_{driver}$  drops below 5.8 V but the device is holding regulation (~2%), the device remains in buck mode. However, when  $V_{(driver)}$  is within the 5.8-V to 5-V window and  $V_{OUT}$  drops to 4.9 V, the device crosses over to boost mode to hold regulation. In boost mode, the device remains in boost mode and  $V_{(driver)}$  is in the crossover window of 5.8 V to 5 V, the output regulation may contain a higher than normal ripple and only maintain a 3% tolerance. This ripple and tolerance depends on the loading condition. When the device is operated with low-power mode active (CLP = low) and high output currents (>50 mA), the buck/boost transitioning can cause a reset signal at the RESET pin.



## **Device Functional Modes (continued)**

#### 7.4.3 Buck SMPS

In buck mode, the duty cycle of transistor Q1 sets the voltage  $V_{OUT}$ . The duty cycle of transistor Q1 varies 10% to 99% depending on the input voltage,  $V_{(driver)}$ . If the peak inductor current (measured by Q1) exceeds 450 mA (typical), Q2 is turned on for this cycle (synchronized rectification). Otherwise, the current recirculates through Q2 as a free-wheeling diode. The detection for synchronous or asynchronous mode is done cycle-by-cycle.

To avoid a cross-conduction current between Q1 and Q2, an inherent delay is incorporated when switching Q1 off and Q2 on and vice versa.

In buck mode, transistor Q3 is not required and is switched off. Transistor Q4 is switched on to reduce power dissipation.

The switch timings for transistors Q3 and Q4 are not considered. In buck mode, the logical control of the transistors does not change.



Figure 19. Buck/Boost Switch Mode Configuration

#### 7.4.4 Boost SMPS

In boost mode, the duty cycle of transistor Q3 controls the output voltage  $V_{OUT}$ . The duty cycle is internally adjusted 5% to 85% depending on the internally sensed voltage of the output. Synchronized rectification occurs when  $V_{(driver)}$  is below 5 V.

To avoid a discharging of the buffer capacitor, a simultaneous switching on of Q3 and Q4 is not allowed. An inherent delay is incorporated between Q3 switching off and Q4 switching on and vice versa.

In boost mode, transistor Q2 is not required and remains off. Transistor Q1 is switched on for the duration of the boost-mode operation (serves as a supply line).

The switch timings of transistors Q1 and Q2 are not considered. In boost mode, the logical control of the transistors does not change.



## **Device Functional Modes (continued)**

## 7.4.5 Extension of the Input Voltage Range on V<sub>(driver)</sub>

To ensure a stable 5-V output voltage with the output load in the specified range, the  $V_{(driver)}$  supply must be greater than or equal to 5 V for greater than 1 ms (typical). After a period of 1 ms (typical), the logic may be supplied by the  $V_{OUT}$  regulator and the  $V_{(driver)}$  supply may be capable of operating down to 1.5 V.

The switch-mode regulator does not start at  $V_{(driver)}$  less than 5 V.

#### 7.4.6 Low-Power Mode

To reduce quiescent current and to provide efficient operation, the regulator enters a pulsed mode.

The device enters this mode by a logic-level low on this pin.

Automatic low-power mode is not available. The low-power-mode function is not available in boost mode. The device leaves low-power mode during boost mode regardless of the logic level on the CLP pin.

#### 7.4.7 Temperature and Short-Circuit Protection

To prevent thermal destruction, the device offers overtemperature protection to disable the IC. Also, short-circuit protection is included for added protection on  $V_{OUT}$  and 5Vg.

#### 7.4.8 Switch-Output Pin (5Vg) Current Limitation

A charge pump drives the internal FET, which switches the primary output voltage V<sub>OUT</sub> to the 5Vg pin. Protection is implemented to prevent the output voltage from dropping below its specified value, while enabling the secondary output voltage. An explanation of the block diagram (see *Functional Block Diagram*) is given by the following example:

- Device is enabled, output voltage V<sub>OUT</sub> is up and stable.
- 5Vg is enabled (pin 5Vg\_ENABLE set to high) with load resistance connected to the 5Vg pin.
- If output voltage V<sub>OUT</sub> drops below typical (V<sub>OUT</sub> 100 mV), the charge pump of the 5Vg FET is switched off, and the FET remains on for a while as the gate voltage drops slowly.
- If V<sub>OUT</sub> drops below the RESET threshold of 4.65 V (typical), the FET of the secondary output voltage 5Vg is switched off (gate drawn to ground level).
- A deglitch time ensures that a device reset does not occur if V<sub>OUT</sub> drops to the reset level during the 5Vg turnon phase.
- If V<sub>OUT</sub> rises above typical (V<sub>OUT</sub> 100 mV), the charge pump of the 5Vg FET is switched on and drives the gate of the 5Vg FET on.

#### 7.4.9 Soft Start

On power up, the device offers a soft-start feature which ramps the output of the regulator at a slew of 10 V/ms. When a reset occurs, the soft start is reenabled. Additionally, if the output capacitor is greater than 220  $\mu$ F (typical), the slew rate decreases to a value set by the internal current limit. In boost mode, the soft-start feature is not active.



## 8 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The TPIC74100-Q1 is a switch-mode regulator with integrated switches for voltage-mode control. With the help of external LC components, the device regulates the output to 5 V +-3% for a wide input voltage range. The device can monitor the output voltage as well as the input voltage.

## 8.2 Typical Application



- A. To minimize voltage ripple on the output due to transients, it is recommended to use a low-ESR capacitor on the  $V_{OUT}$  line.
- B. The L and C component values are system application dependent for EMI consideration.

#### Figure 20. Application Schematic

#### TPIC74100-Q1

SLIS125B-DECEMBER 2006-REVISED DECEMBER 2014



## **Typical Application (continued)**

#### 8.2.1 Design Requirements

Plot the converter efficiency with four different slew rate controls (SCRx) at an input voltage of 11 V and 17 V. The slew rate of the switching transistor Q1 can be changed using the SCR0 and SCR1 pins.

## 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Buck Mode

- Select inductor ripple current ΔI<sub>L</sub>: for example ΔI<sub>L</sub> = 0.2 × I<sub>OUT</sub>
- Calculate inductor L

L =

$$\frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{f_{SW} \times \Delta I_{L} \times V_{IN}} \quad (H)$$
(4)

where  $f_{\text{SW}}$  is the regulator switching frequency.

• Inductor peak current

$$I_{L,max} = I_{OUT} + \frac{\Delta I_L}{2} \quad (A)$$

• Output voltage ripple

$$\Delta V_{OUT} = \Delta I_{L} \times \left( \mathsf{ESR} + \frac{1}{8 \times f_{\mathsf{SW}} \times C_{\mathsf{OUT}}} \right) \quad (V_{(p-p)})$$
(6)

Usually, the first term is dominant.

$$C_{OUT} = \frac{I_{pk}(t_{on} + t_{off})}{8 \times V_{ripple}} \quad (F)$$
(7)

## 8.2.2.2 Boost Mode

- Select inductor ripple current  $\Delta I_L$ : for example  $\Delta I_L = 0.2 \times I_{IN}$
- Calculate inductor L

$$L = \frac{(V_{OUT} - V_{IN}) \times V_{IN}}{f_{SW} \times \Delta I_L \times V_{OUT}} \quad (H)$$
(8)

where  $f_{SW}$  is the regulator switching frequency.

• Inductor peak current

$$I_{p} = I_{L,max} = I_{IN} + \frac{\Delta I_{L}}{2} \quad (A)$$

• Output voltage ripple

$$\Delta V_{OUT} = I_{p} \times ESR + \frac{I_{OUT} \times \left(1 - \frac{V_{IN}}{V_{OUT}}\right)}{f_{SW} \times C_{OUT}} \quad (V_{(p-p)})$$
(10)



## **Typical Application (continued)**

### 8.2.3 Application Curve



NOTE: The average converter efficiency with four different slew rate controls (SCRx) on the Q1 switching FET with input voltage V<sub>(driver)</sub> = 11 V and 17 V, T<sub>A</sub> = 125°C.

Figure 21. Converter Efficiency

## 9 Power Supply Recommendations

The input decoupling capacitors and bootstrap capacitor must be located as close as possible to the device. Ensure that the input power supply is clean. To minimize voltage ripple on the output due to transients, it is recommended to use a low-ESR capacitor on the VOUT line. The L and C component values are system application dependent for EMI consideration. TI recommends using a low EMI Inductor with a ferrite-type closed core.

## 10 Layout

#### 10.1 Layout Guidelines

#### 10.1.1 Switch-Mode Power Supply

The following guidelines are recommended for PCB layout of the TPIC74100 device.

#### 10.1.1.1 Inductor

Use a low-EMI inductor with a ferrite-type closed core. Other types of inductors may be used; however, they must have low-EMI characteristics and be located away from the low-power traces and components in the circuit.

#### 10.1.1.2 Filter Capacitors

Input ceramic filter capacitors should be located in the close proximity of the V<sub>driver</sub> pin. Surface-mount capacitors are recommended to minimize lead length and reduce noise coupling.

#### 10.1.1.3 Traces and Ground Plane

All power (high-current) traces should be thick and as short as possible. The inductor and output capacitors should be as close to each other as possible. This reduces EMI radiated by the power traces due to high switching currents.

In a two-sided PCB, it is recommended to have ground planes on both sides of the PCB to help reduce noise and ground-loop errors. The ground connection for the input and output capacitors and IC ground should be connected to this ground plane.

In a multilayer PCB, the ground plane is used to separate the power plane (where high switching currents and components are placed) from the signal plane (where the feedback trace and components are) for improved performance.

#### TPIC74100-Q1 SLIS125B – DECEMBER 2006 – REVISED DECEMBER 2014



## Layout Guidelines (continued)

Also, arrange the components such that the switching-current loops curl in the same direction. Place the highcurrent components such that during conduction, the current path is in the same direction. This prevents magnetic field reversal caused by the traces between the two half-cycles, helping to reduce radiated EMI.

#### 10.1.2 Package and PCB Land Configuration for a Multilayer PCB

To maximize the efficiency of this package for application on a single-layer or multilayer PCB, certain guidelines must be followed when laying out this device on the PCB.

The following information is to be used as a guideline only.

For further information see the PowerPAD Thermally Enhanced Package technical brief (SLMA002).

The following are guidelines for mounting the PowerPAD<sup>™</sup> IC on a multilayer PCB with a ground plane.



Figure 22. Package and PCB Land Configuration for a Multilayer PCB

#### 10.1.3 Multilayer (Side View)

In a multilayer board application, the thermal vias are the primary method of heat transfer from the package thermal pad to the internal ground plane.

The efficiency of this method depends on several factors (die area, number of thermal vias, thickness of copper, etc.). See the *PowerPAD Thermally Enhanced Package* technical brief (SLMA002).

Layout recommendation is to use as much copper area for the power-management section of a single-layer board as possible. In a single-layer board application, the thermal pad is attached to a heat spreader (copper areas) by using a low-thermal-impedance attachment method (solder paste or thermal-conductive epoxy). In both of these cases, it is advisable to use as much copper and as many traces as possible to dissipate the heat.



## Layout Guidelines (continued)



M0027-01



## 10.1.4 Single-Layer



Figure 24. Land Configuration for Single-Layer PCB

When this attachment method is not implemented correctly, this product may operate inefficiently. Power dissipation capability may be adversely affected when the device is incorrectly mounted onto the circuit board.

TEXAS INSTRUMENTS

www.ti.com

## 10.2 Layout Example



Figure 25. Top Layer



## Layout Example (continued)



noise and ground-loop errors

Figure 26. Bottom Layers

TEXAS INSTRUMENTS

www.ti.com

## **11** Device and Documentation Support

## **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

• PowerPAD Thermally Enhanced Package technical brief, SLMA002

## 11.2 Trademarks

PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## **11.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|----------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPIC74100QPWPRQ1 | ACTIVE        | HTSSOP       | PWP                  | 20   | 2000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 125   | T74100D5                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All c | dimensions | are | nominal |  |
|--------|------------|-----|---------|--|
|--------|------------|-----|---------|--|

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPIC74100QPWPRQ1 | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jul-2019



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPIC74100QPWPRQ1 | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |

PWP (R-PDSO-G20)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



#### PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE PWP (R-PDSO-G20)

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

A Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

Α.

B. This drawing is subject to change without notice.

All linear dimensions are in millimeters.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated