

# LM8801 High Precision 6MHz, 600 mA Synchronous Step-Down DC-DC Converter for Mobile Applications

Check for Samples: LM8801

#### **FEATURES**

- Over 90% Efficiency at 6 MHz Operation
- 600 mA Maximum Load Capability
- 6 MHz PWM Fixed Switching Frequency (typ.)
- 27 μA (typ.) Quiescent Current in PFM Mode
- Wide Input Voltage Range: 2.3V to 5.5V
- V<sub>OUT</sub> = 1.0V to 2.9V with 50 mV steps
- ±1.5% DC Output Voltage Precision Over Temperature
- · Best-in-Class Load Transient Response
- Low Output Ripple in PFM Mode
- Automatic PFM/PWM Mode Switching
- Current Overload and Thermal Shutdown Protection
- Internal Soft-Start
- 6-bump DSBGA Package
  - (1.065 x 1.265, 0.6 mm or 0.25 mm height)
- Total Solution Size < 7mm<sup>2</sup> (works with 0402 capacitors)
- UVLO

#### **Typical Application Circuit**



#### **APPLICATIONS**

- Mobile Phones
- MP3 players
- Wireless LAN
- PDAs. Pocket PCs
- Portable Hard Disk Drives

#### DESCRIPTION

The LM8801 step-down DC-DC converter is optimized for powering ultra-low voltage circuits from a single Li-lon cell and input voltage rails from 2.3V to 5.5V. It provides up to 600 mA load current over the entire input voltage range.

The LM8801 has a mode-control pin that allows the user to select continuous PWM operation over the complete load range or an auto PFM-PWM mode that changes modes automatically depending on the load. During PWM mode, the device operates at a fixed-frequency of 6 MHz (typ.). In Auto PFM-PWM mode, hysteretic PFM extends the battery life through reduction of the quiescent current during light loads and system standby.

The LM8801 is available in a 6-bump DSBGA package. Only three compact external surface-mount components, an inductor and two capacitors, are required.

Efficiency vs. Output Current (Auto Mode, V<sub>OUT</sub> = 1.82V)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# **Connection Diagram**



## 6-Bump DSBGA Package See package numbers YFQ0006LCA and YQA0006LCA

# **Pin Descriptions**

| Pin Number | Name | Description                                                                                                                            |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| A1         | Mode | Auto mode and forced PWM mode selection. Forced PWM = HIGH; Auto = LOW.                                                                |
| A2         | VIN  | Power supply input. Connect to the input filter capacitor (Typical Application Circuit, page 1).                                       |
| B1         | SW   | Switching node connection to the internal PFET switch and NFET synchronous rectifier.                                                  |
| B2         | EN   | Enable pin. The device is in shutdown mode when voltage to this pin is < 0.4V and enabled when > 1.2V. Do not leave this pin floating. |
| C1         | FB   | Feedback analog input. Connect directly to the output filter capacitor (Typical Application Circuit, page 1).                          |
| C2         | GND  | Ground pin.                                                                                                                            |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **Dissipation Rating Table**

| $\theta_{ m JA}$ | T <sub>A</sub> ≤ 25°C  | T <sub>A</sub> = 60°C | T <sub>A</sub> = 85°C |
|------------------|------------------------|-----------------------|-----------------------|
|                  | Power Rating           | Power Rating          | Power Rating          |
| 85°CW            | <sup>(1)</sup> 1176 mW | 765 mW                | 470 mW                |

(1) Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high power dissipation exists, special care must be given to thermal dissipation issues in board design.

Product Folder Links: LM8801



# Absolute Maximum Ratings (1)(2)

| V <sub>IN</sub> Pin to GND                    | -0.2V to 6.0V                                                |
|-----------------------------------------------|--------------------------------------------------------------|
| EN, MODE pin to GND                           | -0.2V to 6.0V                                                |
| FB, SW pin                                    | (GND-0.2V) to $(V_{IN} + 0.2V) \text{ w/ } 6.0V \text{ max}$ |
| Junction Temperature (T <sub>J-MAX</sub> )    | +150°C                                                       |
| Storage Temperature Range                     | −65°C to +150°C                                              |
| Continuous Power Dissipation (3)              | Internally Limited                                           |
| Maximum Lead Temperature (Soldering, 10 sec.) | 260°C                                                        |
| ESD Rating (4)                                |                                                              |
| Human Body Model                              | 2 kV                                                         |
| Machine Model                                 | 200V                                                         |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply performance limits. For performance limits and associated test conditions, see the Electrical Characteristics tables.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office / Distributors for availability and specifications.
- (3) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>J</sub> = 150°C (typ.) and disengages at T<sub>J</sub> = 130°C (typ.).
- (4) The Human Body Model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. The machine model is a 200 pF capacitor discharged directly into each pin. MIL-STD-883–3015.7.

# Operating Ratings (1) (2)

| Input Voltage Range                                        | 2.3V to 5.5V    |
|------------------------------------------------------------|-----------------|
| Recommended Load Current                                   | 0 mA to 600 mA  |
| Junction Temperature (T <sub>J</sub> ) Range               | −30°C to +125°C |
| Ambient Temperature (T <sub>A</sub> ) Range <sup>(3)</sup> | −30°C to +85°C  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply performance limits. For performance limits and associated test conditions, see the Electrical Characteristics tables.
- (2) All voltages are with respect to the potential at the GND pin.
- (3) In applications where high power dissipation and/or poor package resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>) and the junction-to-ambient thermal resistance of the part/package (θ<sub>JA</sub>) in the application, as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX</sub> (θ<sub>JA</sub>x P<sub>D-MAX</sub>). Due to the pulsed nature of testing the part, the temp in the Electrical Characteristic table is specified as T<sub>A</sub> = T<sub>J</sub>.

#### ThermaL Characteristics

| Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> ) (DSBGA) <sup>(1)</sup> | 85°C/W |
|----------------------------------------------------------------------------------|--------|

(1) Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high power dissipation exists, special care must be given to thermal dissipation issues in board design.

Product Folder Links: LM8801



# Electrical Characteristics (1) (2) (3)

Limits in standard typeface are for  $T_A = 25^{\circ}C$ . Limits in **boldface** type apply over the operating ambient temperature range  $(-30^{\circ}C \le T_A = T_J \le +85^{\circ}C)$ . Unless otherwise noted, specifications apply to the LM8801 open loop Typical Application Circuit with  $V_{OUT} = 1.82V$ ,  $V_{IN} = EN = 3.6V$ .

|                       | Parameter                          | Test Conditions                                                                | Min  | Тур    | Max  | Units |
|-----------------------|------------------------------------|--------------------------------------------------------------------------------|------|--------|------|-------|
| $V_{FB}$              | Feedback Voltage Tolerance         | PWM                                                                            | -1.5 |        | +1.5 | %     |
|                       | Line Reg. (glogad leep)            | $2.3V \le V_{IN} \le 5.5V$ ;<br>$I_{OUT} = 10 \text{ mA (PFM)}$                |      | 0.2    |      | - %/V |
| V <sub>OUT</sub>      | Line Reg. (closed loop)            | $2.3V \le V_{IN} \le 5.5V$ ;<br>$I_{OUT} = 200 \text{ mA (PWM)}$               |      | 0.048  |      | 70/ V |
|                       | Load Reg. (closed loop)            | 0.1 mA $\leq$ I <sub>OUT</sub> $\leq$ 600 mA;<br>V <sub>IN</sub> = 3.6V (Auto) |      | 0.0019 |      | %/mA  |
| I <sub>SHDN</sub>     | Shutdown Supply Current            | EN = 0V, SW = GND                                                              |      | 0.08   | 1.0  | μA    |
| $I_{Q\_PFM}$          | Quiescent Current in PFM Mode      | No load, device is not switching                                               |      | 27     | 35   | μA    |
| $I_{Q_PWM}$           | Quiescent Current in PWM Mode      | No load, device is not switching                                               |      | 0.57   | 0.7  | mA    |
| R <sub>DSON (P)</sub> | Pin-Pin Resistance for PFET        | $V_{IN} = V_{GS} = 3.6V$                                                       |      | 220    |      | mΩ    |
| R <sub>DSON (N)</sub> | Pin-Pin Resistance for Sync NFET   | $V_{IN} = V_{GS} = 3.6V$                                                       |      | 180    |      | mΩ    |
| I <sub>LIM</sub>      | PFET Peak Current Limit            |                                                                                | 900  | 1100   | 1300 | mA    |
| V <sub>IH</sub>       | Logic High Input, all control pins |                                                                                | 1.2  |        |      | V     |
| V <sub>IL</sub>       | Logic Low Input                    |                                                                                |      |        | 0.4  | V     |
| I <sub>EN,MODE</sub>  | Pin Input Current                  |                                                                                |      | 0.01   | 1    | μΑ    |
| Fosc                  | Internal Oscillator Frequency      | PWM Mode                                                                       | 5.6  | 6.0    | 6.4  | MHz   |
| UVLO                  | Under-Voltage Lock Out             |                                                                                |      | 2.0    |      | V     |

<sup>(1)</sup> All voltages are with respect to the potential at the GND pin.

<sup>(2)</sup> Min and Max limits are specified by design, test or statistical analysis. Typical numbers represent the most likely norm.

<sup>(3)</sup> The parameters in the electrical characteristic table are tested under open loop conditions at V<sub>IN</sub> = 3.6V unless otherwise specified. For performance over the input voltage range and closed loop condition, refer to the datasheet curves.



#### **BLOCK DIAGRAM**



# **Simplified Functional Diagram**

# ORDERING INFORMATION(1)(2)

| SBGA package        |                    |  |  |  |
|---------------------|--------------------|--|--|--|
| Orderable           | Voltage Option (V) |  |  |  |
| LM8801TME-1.2/NOPB  | 4.0                |  |  |  |
| LM8801TMX-1.2/NOPB  | 1.2                |  |  |  |
| LM8801TME-1.82/NOPB |                    |  |  |  |
| LM8801TMX-1.82/NOPB | 1.82               |  |  |  |
| LM8801XUE-1.82/NOPB |                    |  |  |  |
| LM8801XUX-1.82/NOPB |                    |  |  |  |
| LM8801TME-2.9/NOPB  | 2.0                |  |  |  |
| LM8801TMX-2.9/NOPB  | 2.9                |  |  |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

Copyright © 2009–2013, Texas Instruments Incorporated

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



# **Typical Performance Characteristics**

LM8801TM-1.82, Typical Application Circuit (page 1),  $V_{OUT}$  = 1.82V,  $V_{IN}$  = 3.6V,  $T_A$  = 25°C,  $C_{IN}$  = 2.2  $\mu$ F, 0402 (JMK105BJ225MV-F),  $C_{OUT}$  = 4.7  $\mu$ F, 0402, 6.3V (CL05A475MQ5NRNC), L = 0.5  $\mu$ H, 2012 (MIPSZ2012D0R5), unless otherwise noted.



Figure 1.



Figure 3.



Efficiency vs.
Output Current (PWM Mode)

100
90
80
70
60
2.7V
50
100
100
100
001
1 1 10 100 1000

OUTPUT CURRENT (mA)

Figure 2.



Figure 4.



i iguic o



# **Typical Performance Characteristics (continued)**

LM8801TM-1.82, Typical Application Circuit (page 1),  $V_{OUT}$  = 1.82V,  $V_{IN}$  = 3.6V,  $T_A$  = 25°C,  $C_{IN}$  = 2.2  $\mu$ F, 0402 (JMK105BJ225MV-F),  $C_{OUT}$  = 4.7  $\mu$ F, 0402, 6.3V (CL05A475MQ5NRNC), L = 0.5  $\mu$ H, 2012 (MIPSZ2012D0R5), unless otherwise noted.



Figure 7.



Figure 8.



Load Transient Response
(50 ↔ 350 mA)

350 mA

10UT

PFM Operation
PWM Operation
Vout

20 µs/DIV
Figure 11.



Figure 10.



Figure 12.



# **Typical Performance Characteristics (continued)**

LM8801TM-1.82, Typical Application Circuit (page 1),  $V_{OUT}$  = 1.82V,  $V_{IN}$  = 3.6V,  $T_A$  = 25°C,  $C_{IN}$  = 2.2  $\mu$ F, 0402 (JMK105BJ225MV-F),  $C_{OUT}$  = 4.7  $\mu$ F, 0402, 6.3V (CL05A475MQ5NRNC), L = 0.5  $\mu$ H, 2012 (MIPSZ2012D0R5), unless otherwise noted.















Figure 17.



# **Typical Performance Characteristics (continued)**

LM8801TM-1.82, Typical Application Circuit (page 1),  $V_{OUT}$  = 1.82V,  $V_{IN}$  = 3.6V,  $T_A$  = 25°C,  $C_{IN}$  = 2.2  $\mu$ F, 0402 (JMK105BJ225MV-F),  $C_{OUT}$  = 4.7  $\mu$ F, 0402, 6.3V (CL05A475MQ5NRNC), L = 0.5  $\mu$ H, 2012 (MIPSZ2012D0R5), unless otherwise noted.





40 µs/DIV

Figure 21.







#### **OPERATION DESCRIPTION**

#### **DEVICE INFORMATION**

The LM8801, a high-efficiency, step-down DC-DC switching buck converter, delivers a constant voltage from either a single Li-Ion or three cell NiMH/NiCd battery to portable devices such as cell phones and PDAs. Using a voltage mode architecture with synchronous rectification, the LM8801 has the ability to deliver up to 600 mA depending on the input voltage and output voltage, ambient temperature, and the inductor chosen.

There are three modes of operation depending on the current required - PWM (Pulse Width Modulation), PFM (Pulse Frequency Modulation), and shutdown. The device operates in PWM mode at load currents of approximately 80 mA or higher, having voltage precision of  $\pm 1.5\%$  with 90% efficiency or better. Lighter output current loads cause the device to automatically switch into PFM for reduced current consumption ( $I_Q = 27 \mu A$  typ.) and a longer battery life. Shutdown mode turns off the device, offering the lowest current consumption ( $I_{SHUTDOWN} = 0.08 \mu A$  typ.).

Additional features include soft-start, under voltage protection, current overload protection, and thermal shutdown protection. As shown in the Typical Application Circuit, only three external power components are required for implementation.

#### **CIRCUIT OPERATION**

The LM8801 operates as follows. During the first portion of each switching cycle, the control block in the LM8801 turns on the internal PFET switch. This allows current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of  $(V_{IN} - V_{OUT})/L$ , by storing energy in a magnetic field. During the second portion of each cycle, the controller turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of  $-V_{OUT}/L$ .

The output filter capacitor stores charge when the inductor current is high, and releases it when low, smoothing the voltage across the load.

The output voltage is regulated by modulating the PFET switch on time to control the average current sent to the load. The effect is identical to sending a duty-cycle modulated rectangular wave formed by the switch and synchronous rectifier at the SW pin to a low-pass filter formed by the inductor and output filter capacitor. The output voltage is equal to the average voltage at the SW pin.

#### **PWM OPERATION**

During PWM operation, the converter operates as a voltage-mode controller with input voltage feed forward. This allows the converter to achieve excellent load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependence, feed forward inversely proportional to the input voltage is introduced.

While in PWM mode, the output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control power to the load. At the beginning of each clock cycle the PFET switch is turned on and the inductor current ramps up until the comparator trips and the control logic turns off the switch. The current limit comparator can also turn off the switch in case the current limit of the PFET is exceeded. Then the NFET switch is turned on and the inductor current ramps down. The next cycle is initiated by the clock turning off the NFET and turning on the PFET.

#### **AUTO MODE OPERATION**

Setting Mode pin low places the LM8801 in Auto mode. By doing so the device will automatically switch between PFM state and PWM (Pulse Width Modulation) state based on load demand. At light loads (less than 50 mA), the device enters PFM mode and operates with reduced switching cycle and supply current to maintain high efficiency. During PFM operation, the converter positions the output voltage slightly higher (+15 mV typ.) than the nominal output voltage during PWM operation, allowing additional headroom for voltage drop during a load transient from light to heavy load.

Product Folder Links: LM8801





Figure 23. Operation in PFM Mode and Transfer to PWM Mode

#### INTERNAL SYNCHRONOUS RECTIFICATION

While in PWM mode, the LM8801 uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

#### **CURRENT LIMITING**

A current limit feature allows the LM8801 to protect itself and external components during overload conditions. PWM mode implements current limit using an internal comparator that trips at 1.1A (typ). If the output is shorted to ground the device enters a timed current limit mode where the NFET is turned on for a longer duration until the inductor current falls below a low threshold, ensuring inductor current has more time to decay, thereby preventing runaway.

#### **SHUTDOWN MODE**

Setting the EN input pin low (<0.4V) places the LM8801 in shutdown mode. During shutdown the PFET switch, NFET switch, reference, control and bias circuitry of the LM8801 are turned off. Setting EN high (>1.2V) enables normal operation. While turning on the device with EN soft-start is activated. EN pin should be set low to turn off the LM8801 during system power up and under-voltage conditions when the supply is less than 2.3V. Do not leave the EN pin floating.

## **SOFT-START**

The LM8801 has a soft-start circuit that limits in-rush current during start-up. During start-up the switch current limit is increased in steps. Soft start is activated only if EN goes from logic low to logic high after  $V_{IN}$  reaches 2.3V.

## THERMAL SHUTDOWN PROTECTION

The LM8801 has a thermal overload protection function that operates to protect itself from short-term misuse and overload conditions. When the junction temperature exceeds around 150°C, the device inhibits operation. Both the PFET and the NFET are turned off. When the temperature drops below 130°C, normal operation resumes. Prolonged operation in thermal overload conditions may damage the device and is considered bad practice.

Copyright © 2009–2013, Texas Instruments Incorporated Submit Documentation Feedback



## **UVLO (UNDER-VOLTAGE LOCK OUT)**

The LM8801 has an UVP comparator to turn the power device off in the case the input voltage or battery voltage is too low. The typical UVP threshold is around 2V with 100 mV hysteresis.

#### APPLICATION INFORMATION

#### INDUCTOR SELECTION

There are two main considerations when choosing an inductor; the inductor should not saturate, and the inductor current ripple is small enough to achieve the desired output voltage ripple. Different manufacturers follow different saturation current rating specifications, so attention must be given to details. Saturation current ratings are typically specified at 25°C so ratings at maximum ambient temperature of application should be requested from manufacturer.

Minimum value of inductance to ensure good performance is 0.3  $\mu H$  at (I<sub>LIM</sub> typ.) bias current over the ambient temperature range.

Shielded inductors radiate less noise and should be preferred. There are two methods to choose the inductor saturation current rating.

#### Method 1:

The saturation current should be greater than the sum of the maximum load current and the worst case average to peak inductor current. This can be written as:

I<sub>SAT</sub> > I<sub>OUTMAX</sub> + I<sub>RIPPLE</sub>

where 
$$I_{RIPPLE} = \left(\frac{V_{IN} - V_{OUT}}{2 x L}\right) x \left(\frac{V_{OUT}}{V_{IN}}\right) x \left(\frac{1}{f}\right)$$
 (1)

- I<sub>RIPPLE</sub>: average to peak inductor current
- I<sub>OUTMAX</sub>: maximum load current (600 mA)
- V<sub>IN</sub>: maximum input voltage in application
- L: minimum inductor value including worst case tolerances (30% drop can be considered for method 1)
- f: minimum switching frequency (5.4 MHz)
- V<sub>OUT</sub>: output voltage

#### Method 2:

A more conservative and recommended approach is to choose an inductor that can handle the maximum current limit of 1300 mA.

The inductor's resistance should be less than around  $0.1\Omega$  for good efficiency. Table 1 lists suggested inductors and suppliers.

## INPUT CAPACITOR SELECTION

A ceramic input capacitor of 2.2  $\mu$ F, 6.3V is sufficient for most applications. Place the input capacitor as close as possible to the  $V_{IN}$  pin of the device. A larger value or higher voltage rating may be used to improve input voltage filtering. Use X7R or X5R types; do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0402 and 0603.

The input filter capacitor supplies current to the top switch of the LM8801 in the first half of each cycle and reduces voltage ripple imposed on the input power source. A ceramic capacitor's low ESR provides the best noise filtering of the input voltage spikes due to this rapidly changing current. Select an input filter capacitor with sufficient ripple current rating.

The input current ripple can be calculated as:

Submit Documentation Feedback

Copyright © 2009–2013, Texas Instruments Incorporated

(2)



$$\begin{split} I_{RMS} &= I_{OUTMAX} \ x \ \sqrt{\frac{V_{OUT}}{V_{IN}}} \ x \left(1 - \frac{V_{OUT}}{V_{IN}} + \frac{r^2}{12}\right) \end{split}$$
 
$$r &= \frac{(V_{IN} - V_{OUT}) \ x \ V_{OUT}}{L \ x \ f \ x \ I_{OUTMAX} \ x \ V_{IN}}$$

The worst case is when  $V_{IN} = 2 \times V_{OUT}$ .

Table 1. Suggested Inductors and Suppliers

| Model             | Vendor         | Dimensions LxWxH (mm) |
|-------------------|----------------|-----------------------|
| MIPSZ2012D0R5     | FDK            | 2.0 x 1.2 x 1.0       |
| LQM21PNR54MG0D    | Murata         | 2.0 x 1.2 x 0.9       |
| HSLI-201208AG-R47 | Hitachi Metals | 2.0 x 1.2 x 0.8       |

#### **OUTPUT CAPACITOR SELECTION**

Use a 4.7  $\mu$ F, 6.3V ceramic capacitor, X7R or X5R types; do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes 0402 and 0603. DC bias characteristics vary from manufacturer to manufacturer, and DC bias curves should be requested from them as part of the capacitor selection process. Minimum output capacitance to ensure good performance is 2.2  $\mu$ F (for 4.7  $\mu$ F capacitor) at 1.8V DC bias including tolerances and over ambient temp range.

The output filter capacitor smooths out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR to perform these functions.

The output voltage ripple is caused by the charging and discharging of the output capacitor and also due to its R<sub>ESR</sub> and can be calculated as:

Voltage peak-to-peak ripple due to capacitance =

$$V_{PP-C} = \frac{I_{RIPPLE}}{4^*f^*C} \tag{3}$$

Voltage peak-to-peak ripple due to ESR =

$$V_{PP-ESR} = (2 * I_{RIPPLE}) * R_{ESR}$$

Because these two components are out of phase, the rms value can be used to get an approximate value of peak-to-peak ripple.

Voltage peak-to-peak ripple, root mean squared =

$$V_{PP-RMS} = \sqrt{V_{PP-C}^2 + V_{PP-ESR}^2} \tag{4}$$

Note that the output voltage ripple is dependent on the current ripple and the equivalent series resistance of the output capacitor (R<sub>ESR</sub>). The R<sub>ESR</sub> is frequency dependent (as well as temperature dependent); make sure the value used for calculations is at the switching frequency of the part.

Table 2 lists suggested capacitors and suppliers.

Table 2. Suggested Capacitors and Suppliers

| Model                                                  | Vendor      | Case Size<br>Inch (mm) |
|--------------------------------------------------------|-------------|------------------------|
| GRM155R60J225ME15 (C <sub>IN</sub> )                   | Murata      | 0402 (1005)            |
| JMK105BJ225MV-F (C <sub>IN</sub> )                     | Taiyo Yuden | 0402 (1005)            |
| CL05A475MQ5NRNC (C <sub>IN</sub> or C <sub>OUT</sub> ) | Samsung     | 0402 (1005)            |

Product Folder Links: LM8801



#### DSBGA PACKAGE ASSEMBLY AND USE

Use of the DSBGA package requires specialized board layout, precision mounting and careful re-flow techniques, as detailed in Application Note 1112. Refer to the section *Surface Mount Technology (SMD)* Assembly Considerations. For best results in assembly, alignment ordinals on the PC board should be used to facilitate placement of the device.

The pad style used with DSBGA package must be the NSMD (Non-Solder Mask Defined) type. This means that the solder-mask opening is larger than the pad size. This prevents a lip that otherwise forms if the solder-mask and pad overlap, from holding the device off the surface of the board and interfering with mounting. See Application Note 1112 for specific instructions how to do this.

#### **BOARD LAYOUT CONSIDERATIONS**

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. These can send erroneous signals to the DC-DC converter IC, resulting in poor regulation or instability. Poor layout can also result in re-flow problems leading to poor solder joints between the DSBGA package and board pads. Poor solder joints can result in erratic or degraded performance.

Good layout for the LM8801 can be implemented by following a few simple design rules, as illustrated in Figure 24.



Figure 24. LM8801 Board Layout (Top View)

- 1. Place the LM8801 on 8.26 mil pads. As a thermal relief, connect each pad with a 7 mil wide, approximately 7 mil long trace, and then incrementally increase each trace to its optimal width. The important criterion is symmetry to ensure the solder bumps re-flow evenly. See AN-1112 DSBGA Wafer Level Chip Scale Package (SNVA009).
- 2. Place the LM8801, inductor and filter capacitors close together and make the traces short. The traces between these components carry relatively high switching currents and act as antennas. Following this rule reduces radiated noise. Special care must be given to place the input filter capacitor very close to the V<sub>IN</sub> and GND pin.
- 3. Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor, through the LM8801 and inductor to the output filter capacitor and back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground, through the LM8801 by the inductor, to the output filter capacitor and then back through ground, forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
- 4. Connect the ground pins of the LM8801, and filter capacitors together using generous component-side copper fill as a pseudo-ground plane. Then connect this to the ground-plane (if one is used) with several vias. This reduces ground-plane noise by preventing the switching currents from circulating through the ground plane. It also reduces ground bounce at the LM8801 by giving it a low-impedance ground connection.
- 5. Use wide traces between the power components and for power connections to the DC-DC converter circuit. This reduces voltage errors caused by resistive losses across the traces.

www.ti.com

- 6. Route noise sensitive traces such as the voltage feedback path away from noisy traces between the power components. The voltage feedback trace must remain close to the LM8801 circuit and should be routed directly from FB to V<sub>OUT</sub> at the output capacitor and should be routed opposite to noise components. This reduces EMI radiated onto the DC-DC converter's own voltage feedback trace.
- 7. Place noise sensitive circuitry, such as radio IF blocks, away from the DC-DC converter, CMOS digital blocks and other noisy circuitry. Interference with noise-sensitive circuitry in the system can be reduced through distance.

In mobile phones, for example, a common practice is to place the DC-DC converter on one corner of the board, arrange the CMOS digital circuitry around it (since this also generates noise), and then place sensitive preamplifiers and IF stages on the diagonally opposing corner. Often, the sensitive circuitry is shielded with a metal pan and power to it is post-regulated to reduce conducted noise, using low-dropout linear regulators.

# SNVS597H - APRIL 2009-REVISED MAY 2013



# **REVISION HISTORY**

| Cł | Changes from Revision G (May 2013) to Revision H   |  |    |  |  |  |  |
|----|----------------------------------------------------|--|----|--|--|--|--|
| •  | Changed layout of National Data Sheet to TI format |  | 15 |  |  |  |  |





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device    | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|---------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| LM8801TME-1.2/NOPB  | ACTIVE        | DSBGA        | YFQ                | 6    | 250            | RoHS & Green | (6)<br>SNAGCU                 | Level-1-260C-UNLIM |              | J                    | Samples |
| LM8801TME-1.82/NOPB | ACTIVE        | DSBGA        | YFQ                | 6    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -30 to 85    | Е                    | Samples |
| LM8801TME-2.9/NOPB  | ACTIVE        | DSBGA        | YFQ                | 6    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM |              | S                    | Samples |
| LM8801TMX-1.2/NOPB  | ACTIVE        | DSBGA        | YFQ                | 6    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM |              | J                    | Samples |
| LM8801TMX-1.82/NOPB | ACTIVE        | DSBGA        | YFQ                | 6    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -30 to 85    | E                    | Samples |
| LM8801TMX-2.9/NOPB  | ACTIVE        | DSBGA        | YFQ                | 6    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM |              | S                    | Samples |
| LM8801XUE-1.82/NOPB | ACTIVE        | DSBGA        | YQA                | 6    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM |              | L                    | Samples |
| LM8801XUX-1.82/NOPB | ACTIVE        | DSBGA        | YQA                | 6    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM |              | L                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 9-Aug-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device              | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM8801TME-1.2/NOPB  | DSBGA           | YFQ                | 6 | 250  | 178.0                    | 8.4                      | 1.14       | 1.47       | 0.76       | 4.0        | 8.0       | Q1               |
| LM8801TME-1.82/NOPB | DSBGA           | YFQ                | 6 | 250  | 178.0                    | 8.4                      | 1.14       | 1.47       | 0.76       | 4.0        | 8.0       | Q1               |
| LM8801TME-2.9/NOPB  | DSBGA           | YFQ                | 6 | 250  | 178.0                    | 8.4                      | 1.14       | 1.47       | 0.76       | 4.0        | 8.0       | Q1               |
| LM8801TMX-1.2/NOPB  | DSBGA           | YFQ                | 6 | 3000 | 178.0                    | 8.4                      | 1.14       | 1.47       | 0.76       | 4.0        | 8.0       | Q1               |
| LM8801TMX-1.82/NOPB | DSBGA           | YFQ                | 6 | 3000 | 178.0                    | 8.4                      | 1.14       | 1.47       | 0.76       | 4.0        | 8.0       | Q1               |
| LM8801TMX-2.9/NOPB  | DSBGA           | YFQ                | 6 | 3000 | 178.0                    | 8.4                      | 1.14       | 1.47       | 0.76       | 4.0        | 8.0       | Q1               |
| LM8801XUE-1.82/NOPB | DSBGA           | YQA                | 6 | 250  | 178.0                    | 8.4                      | 1.15       | 1.35       | 0.4        | 4.0        | 8.0       | Q1               |
| LM8801XUX-1.82/NOPB | DSBGA           | YQA                | 6 | 3000 | 178.0                    | 8.4                      | 1.15       | 1.35       | 0.4        | 4.0        | 8.0       | Q1               |



www.ti.com 9-Aug-2022



\*All dimensions are nominal

| Device              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LM8801TME-1.2/NOPB  | DSBGA        | YFQ             | 6    | 250  | 208.0       | 191.0      | 35.0        |  |
| LM8801TME-1.82/NOPB | DSBGA        | YFQ             | 6    | 250  | 208.0       | 191.0      | 35.0        |  |
| LM8801TME-2.9/NOPB  | DSBGA        | YFQ             | 6    | 250  | 208.0       | 191.0      | 35.0        |  |
| LM8801TMX-1.2/NOPB  | DSBGA        | YFQ             | 6    | 3000 | 208.0       | 191.0      | 35.0        |  |
| LM8801TMX-1.82/NOPB | DSBGA        | YFQ             | 6    | 3000 | 208.0       | 191.0      | 35.0        |  |
| LM8801TMX-2.9/NOPB  | DSBGA        | YFQ             | 6    | 3000 | 208.0       | 191.0      | 35.0        |  |
| LM8801XUE-1.82/NOPB | DSBGA        | YQA             | 6    | 250  | 208.0       | 191.0      | 35.0        |  |
| LM8801XUX-1.82/NOPB | DSBGA        | YQA             | 6    | 3000 | 208.0       | 191.0      | 35.0        |  |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated