# Low-Power, Wideband, Voltage-Feedback OPERATIONAL AMPLIFIER with Disable 

Check for Samples: OPA890

## FEATURES

- FLEXIBLE SUPPLY RANGE: $+3 V$ to +12 V Single Supply $\pm 1.5 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ Dual Supplies
- UNITY-GAIN STABLE
- WIDEBAND +5V OPERATION: 115 MHz ( $\mathrm{G}=+\mathbf{+ 2 V} / \mathrm{V}$ )
- OUTPUT VOLTAGE SWING: $\pm 4 \mathrm{~V}$
- HIGH SLEW RATE: 500V/ $\mu \mathrm{s}$
- LOW QUIESCENT CURRENT: 1.1mA
- LOW DISABLE CURRENT: $30 \mu \mathrm{~A}$


## APPLICATIONS

- VIDEO LINE DRIVING
- xDSL LINE DRIVERS/RECEIVERS
- HIGH-SPEED IMAGING CHANNELS
- ADC BUFFERS
- PORTABLE INSTRUMENTS
- TRANSIMPEDANCE AMPLIFIERS
- ACTIVE FILTERS


Multiplying DAC Transimpedance Amplifier

## DESCRIPTION

The OPA890 represents a major step forward in unity-gain stable, voltage-feedback op amps. A new internal architecture provides slew rate and full-power bandwidth previously found only in wideband, current-feedback op amps. These capabilities provide exceptional full power bandwidth. Using a single +5 V supply, the OPA890 can deliver a 1 V to 4 V output swing with over 35 mA drive current and 220 MHz bandwidth. This combination of features makes the OPA890 an ideal RGB line driver or single-supply analog-to-digital converter (ADC) input driver.

The low 1.1 mA supply current of the OPA890 is precisely trimmed at $+25^{\circ} \mathrm{C}$. This trim, along with low temperature drift, ensures lower maximum supply current than competing products. System power may be reduced further using the optional disable control pin. Leaving this disable pin open, or holding it HIGH, operates the OPA890 normally. If pulled LOW, the OPA890 supply current drops to less than $30 \mu \mathrm{~A}$ while the output goes into a high-impedance state.

RELATED OPERATIONAL AMPLIFIER PRODUCTS

| DESCRIPTION | SINGLES | DUALS | TRIPLES |
| :--- | :---: | :---: | :---: |
| Low-Power Voltage-Feedback <br> with Disable | - | OPA2890 | - |
| Voltage-Feedback Amplifier <br> with Disable (1800V/ $\mu$ s) | OPA690 | OPA2690 | OPA3690 |
| Current-Feedback Amplifier <br> with Disable (2100V/ $\mu \mathrm{s})$ | OPA691 | OPA2691 | OPA3691 |
| Fixed Gain | OPA692 | - | OPA3692 |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR | SPECIFIED TEMPERATURE RANGE | PACKAGE MARKING | ORDERING NUMBER | TRANSPORT MEDIA, QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA890 | SO-8 | D | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | OPA890 | OPA890ID | Rail, 75 |
|  |  |  |  |  | OPA890IDR | Tape and Reel, 2500 |
| OPA890 | SOT23-6 | DBV | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | BRI | OPA890IDBVT | Tape and Reel, 250 |
|  |  |  |  |  | OPA890IDBVR | Tape and Reel, 3000 |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

Over operating free-air temperature range (unless otherwise noted).

|  |  | OPA890 | UNIT |
| :---: | :---: | :---: | :---: |
| Power Supply |  | $\pm 6.5$ | V |
| Internal Power Dissipation |  | See Thermal Characteristics |  |
| Input Voltage Range |  | $\pm \mathrm{V}_{\text {S }}$ | V |
| Storage Temperature Range |  | -65 to +125 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ ) |  | +150 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature, Continuous Operation, Long-Term Reliability |  | +140 | ${ }^{\circ} \mathrm{C}$ |
| ESD Rating: | Human Body Model (HBM) | 2000 | V |
|  | Charge Device Model (CDM) | 1500 | V |
|  | Machine Model (MM) | 200 | V |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

PIN CONFIGURATIONS


## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ (continued)

Boldface limits are tested at $+25^{\circ} \mathrm{C}$.
At $R_{F}=750 \Omega, G=+2 V / V$, and $R_{L}=100 \Omega$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA890ID, IDBV |  |  |  | UNITS | $\begin{aligned} & \text { MIN/ } \\ & \text { MAX } \end{aligned}$ | $\begin{gathered} \text { TEST }^{(1)} \\ \text { LEVEL }^{(1)} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MIN/MAX OVER TEMPERATURE |  |  |  |  |  |
|  |  | +25 ${ }^{\circ} \mathrm{C}$ | $\underline{+25}{ }^{\circ}{ }^{(2)}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to } \\ +70^{\circ} \mathrm{C}^{(3)} \end{gathered}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C}^{(3)} \end{aligned}$ |  |  |  |
| DISABLE | Disable LOW |  |  |  |  |  |  |  |
| Power-Down Supply Current ( $+\mathrm{V}_{\text {S }}$ ) | $\mathrm{V}_{\text {DIS }}=0$ | 30 | 55 | 60 | 75 | $\mu \mathrm{A}$ | max | A |
| Disable Time | $V_{\text {IN }}=1 V_{\text {DC }}$ | 7 |  |  |  | $\mu \mathrm{s}$ | typ | C |
| Enable Time | $\mathrm{V}_{\text {IN }}=1 \mathrm{~V}_{\text {DC }}$ | 200 |  |  |  | ns | typ | c |
| Off Isolation | $\mathrm{G}=+2 \mathrm{~V} / \mathrm{V}, \mathrm{f}=5 \mathrm{MHz}$ | 70 |  |  |  | dB | typ | c |
| Output Capacitance in Disable |  | 4 |  |  |  | pF | typ | C |
| Enable Voltage |  | 3.0 | 3.2 | 3.4 | 3.8 | v | min | A |
| Disable Voltage |  | 1.4 | 1.1 | 1.0 | 0.8 | v | max | A |
| Control Pin Input Bias Current ( $\mathrm{V}_{\text {DIS }}$ ) | $\mathrm{V}_{\text {DIS }}=0 \mathrm{~V}$, Each Channel | 15 | 30 | 35 | 40 | $\mu \mathrm{A}$ | max | A |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Specified Operating Voltage |  | $\pm 5$ |  |  |  | v | typ | C |
| Minimum Operating Voltage |  | $\pm 1.5$ |  |  |  | v | typ | C |
| Maximum Operating Voltage |  |  | $\pm 6.0$ | $\pm 6.0$ | $\pm 6.0$ | v | max | A |
| Maximum Quiescent Current | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ | 1.1 | 1.2 | 1.22 | 1.25 | mA | max | A |
| Minimum Quiescent Current | $V_{S}= \pm 5 \mathrm{~V}$ | 1.1 | 1.05 | 1.02 | 1 | mA | min | A |
| Power-Supply Rejection Ratio (+PSRR) | $+\mathrm{V}_{\text {S }}=4.5 \mathrm{~V}$ to 5.5 V | 74 | 66 | 62 | 60 | dB | min | A |
| THERMAL CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Specified Operating Range |  | -40 to +85 |  |  |  | ${ }^{\circ} \mathrm{C}$ | typ | C |
| Thermal Resistance $\theta_{\text {JA }}$ | Junction-to-Ambient |  |  |  |  |  |  |  |
| D SO-8 |  | 105 |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{w}$ | typ | c |
| DBV SOT23-6 |  | 110 |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{w}$ | typ | c |

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$

Boldface limits are tested at $+25^{\circ} \mathrm{C}$.
At $R_{F}=750 \Omega, G=+2 V / V$, and $R_{L}=100 \Omega$, unless otherwise noted.

(1) Test levels: (A) $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.
(2) Junction temperature $=$ ambient for $+25^{\circ} \mathrm{C}$ tested specifications.
(3) Junction temperature $=$ ambient at low temperature limit; junction temperature $=$ ambient $+2^{\circ} \mathrm{C}$ at high temperature limit for over temperature specifications.
(4) Current is considered positive out-of-node. $\mathrm{V}_{\mathrm{CM}}$ is the input common-mode voltage.
(5) Tested $<3 \mathrm{~dB}$ below minimum specified CMRR at $\pm$ CMIR limits

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=\boldsymbol{+ 5 V}$ (continued)

Boldface limits are tested at $+25^{\circ} \mathrm{C}$.
At $R_{F}=750 \Omega, G=+2 V / V$, and $R_{L}=100 \Omega$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA890ID, IDBV |  |  |  | UNITS | $\begin{aligned} & \text { MIN/ } \\ & \text { MAX } \end{aligned}$ | $\begin{gathered} \text { TEST }^{(1)} \\ \text { LEVEL }^{(1)} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MIN/MAX OVER TEMPERATURE |  |  |  |  |  |
|  |  | +25 ${ }^{\circ} \mathrm{C}$ | $\underline{+25}{ }^{\circ}{ }^{(2)}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to } \\ +70^{\circ} \mathrm{C}^{(3)} \end{gathered}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C}^{(3)} \end{aligned}$ |  |  |  |
| DISABLE | Disable LOW |  |  |  |  |  |  |  |
| Power-Down Supply Current ( $+\mathrm{V}_{\text {S }}$ ) | $\mathrm{V}_{\text {DIS }}=0 \mathrm{~V}$, both channels | 18 | 45 | 50 | 65 | $\mu \mathrm{A}$ | max | A |
| Disable Time | $V_{\text {OUT }}=1 V_{\text {DC }}$ | 7 |  |  |  | ns | typ | C |
| Enable Time | $V_{\text {OUT }}=1 V_{\text {DC }}$ | 200 |  |  |  | ns | typ | c |
| Off Isolation | $\mathrm{G}=+2 \mathrm{~V} / \mathrm{V}, \mathrm{f}=5 \mathrm{MHz}$ | 70 |  |  |  | dB | typ | c |
| Output Capacitance in Disable |  | 4 |  |  |  | pF | typ | C |
| Enable Voltage |  | 3.0 | 3.2 | 3.4 | 3.8 | v | min | A |
| Disable Voltage |  | 1.4 | 1.1 | 1.0 | 0.8 | v | max | A |
| Control Pin Input Bias Current ( $\mathrm{V}_{\text {DIS }}$ ) | $\mathrm{V}_{\text {DIS }}=0 \mathrm{~V}$, Each Channel | 15 | 30 | 35 | 40 | $\mu \mathrm{A}$ | max | A |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Specified Operating Voltage |  | +5 |  |  |  | v | typ | C |
| Minimum Operating Voltage |  | +3 |  |  |  | v | typ | C |
| Maximum Operating Voltage |  |  | +12 | +12 | +12 | v | max | A |
| Maximum Quiescent Current | $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ | 1.06 | 1.18 | 1.20 | 1.25 | mA | max | A |
| Minimum Quiescent Current | $V_{S}=+5 \mathrm{~V}$ | 1.06 | 0.92 | 0.90 | 0.87 | mA | min | A |
| Power-Supply Rejection Ratio (+PSRR) | $+\mathrm{V}_{\text {S }}=4.5 \mathrm{~V}$ to 5.5 V | 65 |  |  |  | dB | typ | C |
| THERMAL CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Specified Operating Range |  | -40 to +85 |  |  |  | ${ }^{\circ} \mathrm{C}$ | typ | C |
| Thermal Resistance $\theta_{\text {JA }}$ | Junction-to-Ambient |  |  |  |  |  |  |  |
| D SO-8 |  | 105 |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{w}$ | typ | c |
| DBV SOT23-6 |  | 110 |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{w}$ | typ | c |

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$
At $T_{A}=+25^{\circ} \mathrm{C}, G=+2 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=750 \Omega$, and $\mathrm{R}_{\mathrm{L}}=200 \Omega$, unless otherwise noted.


Figure 1.

SMALL-SIGNAL PULSE RESPONSE


Figure 3.


Figure 5.


Figure 2.
LARGE-SIGNAL PULSE RESPONSE


Figure 4.

DISABLE FEEDTHROUGH


Figure 6.

## TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, G=+2 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=750 \Omega$, and $\mathrm{R}_{\mathrm{L}}=200 \Omega$, unless otherwise noted.


Figure 7.


Figure 9.


Figure 11.

1MHz HARMONIC DISTORTION vs SUPPLY VOLTAGE


Figure 8.

HARMONIC DISTORTION vs OUTPUT VOLTAGE


Figure 10.

HARMONIC DISTORTION vs INVERTING GAIN


Figure 12.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ (continued)
At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{G}=+2 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=750 \Omega$, and $\mathrm{R}_{\mathrm{L}}=200 \Omega$, unless otherwise noted.


Figure 13.


Figure 15.


Figure 17.

TWO-TONE, 3RD-ORDER INTERMODULATION SPURIOUS


Figure 14.


Figure 16.


Figure 18.

## TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, G=+2 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=750 \Omega$, and $\mathrm{R}_{\mathrm{L}}=200 \Omega$, unless otherwise noted.

SUPPLY AND OUTPUT CURRENT vs TEMPERATURE


Figure 19.


Figure 21.


Figure 23.

TYPICAL DC DRIFT vs TEMPERATURE


Figure 20.


Figure 22.

OPEN-LOOP GAIN AND PHASE


Figure 24.

TYPICAL CHARACTERISTICS: $\mathbf{V}_{\mathbf{S}}= \pm 5 \mathrm{~V}$, Differential
At $T_{A}=+25^{\circ} \mathrm{C}$, Differential Gain $=+2 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{F}=750 \Omega$, and $\mathrm{R}_{\mathrm{L}}=400 \Omega$, unless otherwise noted.

DIFFERENTIAL SMALL-SIGNAL FREQUENCY RESPONSE


Figure 25.

DIFFERENTIAL DISTORTION vs LOAD RESISTANCE


Figure 27.

DIFFERENTIAL LARGE-SIGNAL FREQUENCY RESPONSE


Figure 26.

DIFFERENTIAL DISTORTION vs FREQUENCY


Figure 28.


Figure 29.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$
At $T_{A}=+25^{\circ} \mathrm{C}, G=+2 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=750 \Omega$, and $\mathrm{R}_{\mathrm{L}}=200 \Omega$, unless otherwise noted.


Figure 30.

SMALL-SIGNAL PULSE RESPONSE


Figure 32.


Figure 34.


Figure 31.

LARGE-SIGNAL PULSE RESPONSE


Figure 33.

FREQUENCY RESPONSE vs CAPACITIVE LOAD


Figure 35.

## TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, G=+2 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=750 \Omega$, and $\mathrm{R}_{\mathrm{L}}=200 \Omega$, unless otherwise noted.


Figure 36.


Figure 38.

HARMONIC DISTORTION vs LOAD RESISTANCE


Figure 37.
HARMONIC DISTORTION vs OUTPUT VOLTAGE


Figure 39.

TWO-TONE, 3RD-ORDER INTERMODULATION SPURIOUS


Figure 40.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$, Differential
At $T_{A}=+25^{\circ} \mathrm{C}$, Differential Gain $=+2 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=750 \Omega$, and $\mathrm{R}_{\mathrm{L}}=400 \Omega$, unless otherwise noted.

DIFFERENTIAL SMALL-SIGNAL FREQUENCY RESPONSE


Figure 41.

DIFFERENTIAL DISTORTION vs LOAD RESISTANCE


Figure 43.

DIFFERENTIAL LARGE-SIGNAL FREQUENCY RESPONSE


Figure 42.
DIFFERENTIAL DISTORTION vs FREQUENCY


Figure 44.


Figure 45.

## APPLICATION INFORMATION

## WIDEBAND VOLTAGE-FEEDBACK OPERATION

The OPA890 provides an exceptional combination of low quiescent current with a wideband, unity-gain stable, voltage-feedback op amp using a new high slew rate input stage. Typical differential input stages used for voltage-feedback op amps are designed to steer a fixed-bias current to the compensation capacitor, setting a limit to the achievable slew rate. The OPA890 uses an input stage that places the transconductance element between two input buffers, using the combined output currents as the forward signal. As the error voltage increases across the two inputs, an increasing current is delivered to the compensation capacitor. This increasing current provides very high slew rate ( $500 \mathrm{~V} / \mathrm{\mu s}$ ) while consuming relatively low quiescent current ( 1.1 mA ). This exceptional full-power performance comes at the price of a slightly higher input noise voltage than alternative architectures. The $8 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ input voltage noise for the OPA890 is low for this combination of input stage and low quiescent current.
Figure 46 shows the dc-coupled, gain of +2 , dual power-supply circuit configuration used as the basis of the $\pm 5 \mathrm{~V}$ Electrical Characteristics and Typical Characteristics. For test purposes, the input impedance is set to $50 \Omega$ with a resistor to ground and the output impedance is set to $50 \Omega$ with a series output resistor. Voltage swings reported in the Typical Characteristics are taken directly at the input and output pins, while output powers ( dBm ) are at the matched $50 \Omega$ load. For the circuit of Figure 46, the total effective load will be $100 \Omega \quad 1.5 \mathrm{k} \Omega$. The disable control line is typically left open to ensure normal amplifier operation. Two optional components are included in Figure 46. An additional resistor (324ת) is included in series with the noninverting input. Combined with the $25 \Omega$ dc source resistance looking back towards the signal generator, this configuration gives an input bias current cancelling resistance that matches the $375 \Omega$ source resistance seen at the inverting input (see the DC Accuracy and Offset Control section). In addition to the usual power-supply decoupling capacitors to ground, a $0.1 \mu \mathrm{~F}$ capacitor is included between the two power-supply pins. In practical printed circuit board (PCB) layouts, this optional-added capacitor typically improves the 2 nd-harmonic distortion performance by 3 dB to 6 dB .


Figure 46. DC-Coupled, $G=+2$, Bipolar Supply, Specification and Test Circuit

Figure 47 shows the ac-coupled, gain of +2 , single-supply circuit configuration used as the basis of the +5 V Electrical Characteristics and Typical Characteristics. Though not a rail-to-rail design, the OPA890 requires minimal input and output voltage headroom compared to other very wideband voltage-feedback op amps. It delivers a $2 \mathrm{~V}_{\mathrm{PP}}$ output swing on a single +5 V supply with $>100 \mathrm{MHz}$ bandwidth. The key requirement of broadband single-supply operation is to maintain input and output signal swings within the usable voltage ranges at both the input and the output. The circuit of Figure 47 establishes an input midpoint bias using a simple resistive divider from the +5 V supply (two $698 \Omega$ resistors). The input signal is then ac-coupled into the midpoint voltage bias. The input voltage can swing to within 1.5 V of either supply pin, giving a $2 V_{P P}$ input signal range centered between the supply pins. The input impedance matching resistor (59 ) used for testing is adjusted to give a $50 \Omega$ input load when the parallel combination of the biasing divider network is included.


Figure 47. AC-Coupled, $G=+2$, Single-Supply, Specification and Test Circuit

Again, an additional resistor ( $50 \Omega$, in this case) is included directly in series with the noninverting input. This minimum recommended value provides part of the dc source resistance matching for the noninverting input bias current. It is also used to form a simple parasitic pole to roll off the frequency response at very high frequencies ( $>500 \mathrm{MHz}$ ) using the input parasitic capacitance to form a bandlimiting pole. The gain resistor $\left(R_{G}\right)$ is ac-coupled, giving the circuit a dc gain of +1 , which puts the input dc bias voltage ( 2.5 V ) at the output as well. The voltage can swing to within 1.35 V of either supply pin. Driving a demanding $100 \Omega$ load to a midpoint bias is used in this characterization circuit. Higher swings are possible using a lighter load.

## MULTIPLYING DAC SINGLE-ENDED OUTPUT TRANSIMPEDANCE AMPLIFIER

Multiplying digital-to-analog converters (DACs), such as the DAC7822, can make good use of the low-power, high slew rate amplifier, OPA890.

The frequency response of the schematic shown in Figure 48 is shown in Figure 49.


Figure 48. DAC Transimpedance Amplifier


Figure 49. OPA890 (as DAC Transimpedance Amplifier) Frequency Response

Driving a light load, the OPA890 can output $\pm 4 \mathrm{~V}$ over $\pm 5 \mathrm{~V}$ supplies. Setting the reference voltage to -5 V results in an output voltage swing from 0 V to 5 V . In order to optimize the OPA2890 operation for this application, the supply voltages have been adjusted so that the output voltage swing is balanced around mid-supply of the amplifier. Note that as a result of the internal architecture of the multiplying DAC, the $\mathrm{l}_{\text {OUT1 }}$ output is not high impedance. The I IOUT1 output resistance is between $4.5 \mathrm{k} \Omega$ and $22.1 \mathrm{k} \Omega$ (excluding code 000 h ) for a $10 \mathrm{k} \Omega$ nominal $\mathrm{V}_{\text {REF }}$ input resistance. lout1 output resistance changes are directly related to the code change. This low impedance has multiple effects when a bipolar technology amplifier is used.

## Some of these effects are:

- The noise gain of the amplifier changes for each code.
- The output offset voltage of the amplifier changes for each code, because of the input offset voltage.
- The input bias current cannot be cancelled. The effects of the input bias current can be reduced, but not eliminated, thereby affecting the total output offset voltage of the amplifier with each code.
- The noninverting pin of the amplifier must be tied to ground and cannot be used to create a dc offset on the output amplifier, as is the case for the transimpedance amplifier.
The following analysis excludes the input offset current.
The total output offset voltage variations because of code changing in the DAC can be expressed as:
$\Delta V_{\text {OSO }}=+\Delta N G\left\{\left[\left(R_{F} \quad R_{\text {OUT1 }}\right)-R_{S}\right]+V_{\text {O }} S\right\}$
Where:

$$
\begin{aligned}
& 4.5 \mathrm{k} \Omega \leq \mathrm{R}_{\text {OUT } 1} \leq 22.1 \mathrm{k} \Omega \\
& \mathrm{R}_{\mathrm{F}}=10 \mathrm{k} \Omega
\end{aligned}
$$

Using the previous values, the variation of the parallel combination of $\mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\text {OUT1 }}$ can be constrained to: $4.19 \mathrm{k} \Omega \leq\left(\mathrm{R}_{\mathrm{F}} \quad \mathrm{R}_{\text {OUT1 }}\right) \leq 6.88 \mathrm{k} \Omega$. In order to optimize the bias current cancellation, we select $R_{S}$ to be the average of those limiting numbers, or $\mathrm{R}_{\mathrm{S}}=(6.88 \mathrm{k} \Omega+$ $4.19 \mathrm{k} \Omega) / 2=5.56 \mathrm{k} \Omega$.
Looking at the variation for each code, the total error (when including all codes) is $\sim 3.9 \mathrm{LSB}$ for the OPA890.

Notice that most of the error occurs mainly at the first codes ( $0,1,2$ ); excluding these codes from the analysis yields the following results, shown in Table 1.

Table 1. DC Accuracy vs Code

| cODES | TOTAL ERROR DUE TO <br> $\mathrm{V}_{\mathbf{O S}}$ and $\mathrm{I}_{\mathbf{B}}$ |
| :---: | :---: |
| All codes | 3.9 LSB |
| Excluding code 0 | 2.5 LSB |
| Excluding codes 0 and 1 | 2 LSB |
| Excluding codes 0,1 , and 2 | 1.83 LSB |

Note that $1 \mathrm{LSB}=1.221 \mathrm{mV}$ in the example shown in Figure 48
If more precision is required while maintaining the ac performance, a FET-input amplifier (such as the OPA656 or the THS4631) is a good alternative.
Figure 48 shows a single-ended output drive implementation. In this circuit, only one side of the complementary output drive signal is used. A dual amplifier, such as the OPA2890, provides both output drivers for the DAC7822. If even lower quiescent current is needed, the OPA2889 can be used instead, with minor modifications. The diagram shows the signal output current connected into the virtual ground summing junction of the OPA890, which is set up as a transimpedance stage or $I-V$ converter. The unused current output of the DAC is connected to ground. The dc gain for this circuit is equal to $\mathrm{R}_{\mathrm{F}}$. At high frequencies, the DAC output capacitance produces a zero in the noise gain for the OPA890 that may cause peaking in the closed-loop frequency response. $\mathrm{C}_{\mathrm{F}}$ is added across $\mathrm{R}_{\mathrm{F}}$ to compensate for this noise gain peaking. To achieve a flat transimpedance frequency response, the pole in the feedback network should be set to:
$\frac{1}{2 \pi R_{F} C_{F}}=\sqrt{\frac{G B P}{4 \pi R_{F} C_{D}}}$
which gives a closed-loop transimpedance bandwidth, $\mathrm{f}_{-3 \mathrm{~dB}}$, of approximately:
$f_{-3 \mathrm{~dB}}=\sqrt{\frac{\mathrm{GBP}}{2 \pi \mathrm{R}_{F} \mathrm{C}_{\mathrm{D}}}}$
Using the DAC7822 internal output capacitance of 25 pF gives a feedback capacitance ( $\mathrm{C}_{\mathrm{F}}$ ) of 2.5 pF and an 8.8 MHz bandwidth.

## SINGLE-SUPPLY ACTIVE FILTERS

The high bandwidth provided by the OPA890, while operating on a single +5 V supply, lends itself well to high-frequency active filter designs. Again, the key additional requirement is to establish the dc operating point of the signal near the supply midpoint for highest dynamic range. See Figure 50 for an example design of a 5 MHz low-pass Butterworth filter using the Sallen-Key topology.

Both the input signal and the gain setting resistor are ac-coupled using $0.1 \mu \mathrm{~F}$ blocking capacitors (actually giving band pass response with the low-frequency pole set to 32 kHz for the component values shown). As discussed for Figure 47, this configuration allows the midpoint bias formed by the two $1.87 \mathrm{k} \Omega$ resistors to appear at both the input and output pins. The midband signal gain is set to $+4(12 \mathrm{~dB})$ in this case.

The capacitor to ground on the noninverting input is intentionally set larger to dominate input parasitic terms. At a gain of +4 , the OPA890 on a single supply shows $\sim 30 \mathrm{MHz}$ small- and large-signal bandwidth. The resistor values have been slightly adjusted to account for this limited bandwidth in the amplifier stage. Tests of this circuit show a precise $5 \mathrm{MHz},-3 \mathrm{~dB}$ point with a maximally flat passband (above the 32 kHz ac-coupling corner), and a maximum stop band attenuation of 24 dB at the amplifier -3 dB bandwidth of 30 MHz .
Note that the dc impedance looking out of each input for this circuit has been set to $1.5 \mathrm{k} \Omega$ to reduce the output offset voltage retaining maximum signal swing for a mid supply nominal operating voltage at the output.



Figure 50. Single-Supply, High-Frequency Active Filter

## DESIGN-IN TOOLS

## DEMONSTRATION FIXTURES

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA890 in its two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in Table 2.

Table 2. Demonstration Board Summary

| PRODUCT | PACKAGE | ORDERING <br> NUMBER | LITERATURE <br> NUMBER |
| :---: | :---: | :---: | :---: |
| OPA890ID | SO-8 | DEM-OPA-SO-1A | SBOU009 |
| OPA890IDBV | SOT23-6 | DEM-OPA-SOT-1A | SBOU010 |

The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the OPA890 product folder.

## MACROMODELS AND APPLICATIONS SUPPORT

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This practice is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA890 is available through the Texas Instruments web page (www.ti.com). These models do a good job of predicting small-signal ac and transient performance under a wide variety of operating conditions. They do not do as well in predicting the harmonic distortion or $\mathrm{dG} / \mathrm{dP}$ characteristics. These models do not attempt to distinguish between package types in the small-signal ac performance.

## OPERATING SUGGESTIONS

## OPTIMIZING RESISTOR VALUES

Because the OPA890 is a unity-gain stable, voltage-feedback op amp, a wide range of resistor values can be used for the feedback and gain setting resistors. The primary limits on these values are set by dynamic range (noise and distortion) and parasitic capacitance considerations. Usually, for $G>1$ applications, the feedback resistor value should be between $200 \Omega$ and $1.5 \mathrm{k} \Omega$. Below $200 \Omega$, the feedback network presents additional output loading that can degrade the harmonic distortion performance of the OPA890. Above $1.5 \mathrm{k} \Omega$, the typical parasitic capacitance (approximately 0.2 pF ) across the feedback resistor may cause unintentional band-limiting in the amplifier response.
The combined impedance of $R_{F} \| R_{G}$ interacts with the inverting input capacitance, placing an additional pole in the feedback network and thus, a zero in the forward response. Assuming a 2 pF total parasitic on the inverting node, having $\mathrm{R}_{\mathrm{F}} \| \mathrm{R}_{\mathrm{G}}<400 \Omega$ keeps this pole above 250 MHz . By itself, this constraint implies that the feedback resistor $R_{F}$ can increase to several $k \Omega$ at high gains. This increase is acceptable, as long as the pole formed by $R_{F}$ and any parasitic capacitance appearing in parallel is kept out of the frequency range of interest.

## BANDWIDTH VERSUS GAIN

## Noninverting Amplifier Operation

Voltage-feedback op amps exhibit decreasing closed-loop bandwidth as the signal gain is increased. In theory, this relationship is described by the gain bandwidth product (GBP) shown in the Electrical Characteristics. Ideally, dividing GBP by the noninverting signal gain (also called the noise gain, or $N G)$ predicts the closed-loop bandwidth. In practice, this relationship only holds true when the phase margin approaches $90^{\circ}$, as it does in high-gain configurations. At low gains (increased feedback factors), most amplifiers exhibit a more complex response with lower phase margin. The OPA890 is compensated to give a slightly peaked response in a noninverting gain of $2 \mathrm{~V} / \mathrm{V}$ (see Figure 46). This compensation results in a typical gain of $+2 \mathrm{~V} / \mathrm{V}$ bandwidth of 115 MHz , far exceeding that predicted by dividing the 130 MHz GBP by 2 . Increasing the gain causes the phase margin to approach $90^{\circ}$ and
the bandwidth to more closely approach the predicted value of (GBP/NG). At a gain of $+10 \mathrm{~V} / \mathrm{V}$, the 13 MHz bandwidth shown in the Electrical Characteristics agrees with that predicted using the simple formula and the typical GBP of 130 MHz .

The OPA890 exhibits minimal bandwidth reduction going to single-supply ( +5 V ) operation as compared with $\pm 5 \mathrm{~V}$. This difference in performance occurs because the internal bias control circuitry retains nearly constant quiescent current as the total supply voltage between the supply pins is changed.

## Inverting Amplifier Operation

The OPA890 is a general-purpose, wideband voltage-feedback op amp; therefore, all of the familiar op amp application circuits are available to the designer. Inverting operation is one of the more common requirements and offers several performance benefits. Figure 51 shows a typical inverting configuration where the I/O impedances and signal gain from Figure 46 are retained in an inverting circuit configuration.
In the inverting configuration, three key design considerations must be noted. First, the gain resistor $\left(R_{G}\right)$ becomes part of the signal channel input impedance. If input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twisted-pair, long PCB trace, or other transmission line conductor), $R_{G}$ may be set equal to the required termination value and $R_{F}$ adjusted to give the desired gain. This approach is the simplest, and results in optimum bandwidth and noise performance. However, at low inverting gains, the resultant feedback resistor value can present a significant load to the amplifier output. For an inverting gain of $-2 \mathrm{~V} / \mathrm{V}$, setting $\mathrm{R}_{\mathrm{G}}$ to $50 \Omega$ for input matching eliminates the need for $R_{M}$ but requires a $100 \Omega$ feedback resistor. This option has the interesting advantage that the noise gain becomes equal to $2 \mathrm{~V} / \mathrm{V}$ for a $50 \Omega$ source impedance-the same as the noninverting circuits considered in the previous section. The amplifier output, however, now sees the $100 \Omega$ feedback resistor in parallel with the external load. In general, the feedback resistor should be limited to a range of $200 \Omega$ to $1.5 \mathrm{k} \Omega$. In this case, it is preferable to increase both the $R_{F}$ and $R_{G}$ values, as shown in Figure 51, and then achieve the input matching impedance with a third resistor $\left(R_{M}\right)$ to ground. The total input impedance becomes the parallel combination of $R_{G}$ and $R_{M}$.


Figure 51. Gain of -2V/V Example Circuit
The second major consideration, touched on in the previous paragraph, is that the signal source impedance becomes part of the noise gain equation and influences the bandwidth. For the example in Figure 51, the $\mathrm{R}_{\mathrm{M}}$ value combines in parallel with the external $50 \Omega$ source impedance, yielding an effective driving impedance of $50 \Omega \quad 59 \Omega=27 \Omega$. This impedance is added in series with $\mathrm{R}_{\mathrm{G}}$ for calculating the noise gain (NG). The resulting NG is $3.14 \mathrm{~V} / \mathrm{V}$ for Figure 51, as opposed to only 2 if $\mathrm{R}_{\mathrm{M}}$ could be eliminated as discussed previously. The bandwidth is therefore slightly lower for the gain of $-2 \mathrm{~V} / \mathrm{V}$ circuit of Figure 51 than for the gain of $+2 \mathrm{~V} / \mathrm{V}$ circuit of Figure 46.
The third important consideration in inverting amplifier design is setting the bias current cancellation resistor on the noninverting input $\left(\mathrm{R}_{\mathrm{B}}\right)$. If this resistor is set equal to the total dc resistance looking out of the inverting node, the output dc error (because of the input bias currents) is reduced to (Input Offset Current) $\times R_{F}$. If the $50 \Omega$ source impedance is dc-coupled in Figure 51, the total resistance to ground on the inverting input is $351 \Omega$. Combining this resistance in parallel with the feedback resistor gives the value of $R_{B}=240 \Omega$ used in this example. To reduce the additional high-frequency noise introduced by this resistor, it is sometimes bypassed with a capacitor. As long as $R_{B}<350 \Omega$, a capacitor is not required because the total noise contribution of all other terms is less than that of the op amp input noise voltage. As a minimum, the OPA890 requires an $R_{B}$ value of $50 \Omega$ to damp out parasitic-induced peaking-a direct short to ground on the noninverting input runs the risk of a very high-frequency instability in the input stage.

## DRIVING CAPACITIVE LOADS

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC-including additional external capacitance that may be recommended to improve ADC linearity. A high-speed, high open-loop gain amplifier such as the OPA890 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series-isolation resistor between the amplifier output and the capacitive load. This solution does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to reduce the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.

The Typical Characteristics show the recommended $\mathrm{R}_{\mathrm{S}}$ versus capacitive load and the resulting frequency response at the load. Parasitic capacitive loads greater than $2 p F$ can begin to degrade the performance of the OPA890. Long PCB traces, unmatched cables, and connections to multiple devices can easily exceed this value. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA890 output pin (see the Board Layout Guidelines section).

## NOISE PERFORMANCE

The input-referred voltage noise, and the two input-referred current noise terms, combine to give low output noise under a wide variety of operating conditions. Figure 52 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ or $\mathrm{pA} / \sqrt{\mathrm{Hz}}$.


Figure 52. Op Amp Noise Analysis Model
The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 4 shows the general form for the output noise voltage using the terms shown in Figure 52.
$E_{\mathrm{O}}=\sqrt{\left(\mathrm{E}_{\mathrm{NI}}^{2}+\left(\mathrm{l}_{\mathrm{BN}} R_{\mathrm{S}}\right)^{2}+4 k T R_{\mathrm{S}}\right) N G^{2}+\left(\mathrm{I}_{\mathrm{BI}} \mathrm{R}_{\mathrm{F}}\right)^{2}+4 \mathrm{kTR} \mathrm{F}_{\mathrm{F}} N G}$

Dividing this expression by the noise gain [ $\mathrm{NG}=(1+$ $\left.R_{F} / R_{G}\right)$ ] gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 5.

$$
\begin{equation*}
E_{N}=\sqrt{E_{N I}^{2}+\left(I_{B N} R_{S}\right)^{2}+4 k T R_{S}+\left(\frac{I_{B} R_{F}}{N G}\right)^{2}+\frac{4 k T R_{F}}{N G}} \tag{5}
\end{equation*}
$$

Evaluating these two equations for the OPA890 circuit and component values (see Figure 46) gives a total output spot noise voltage of $17.4 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ and a total equivalent input spot noise voltage of $8.7 \mathrm{nV} / \sqrt{\mathrm{Hz}}$. This total includes the noise added by the bias current cancellation resistor (175 ) on the noninverting input. This total input-referred spot noise voltage is only slightly higher than the $8 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ specification for the op amp voltage noise alone. This result will be the case, as long as the impedances appearing at each op amp input are limited to the previously recommend maximum value of $350 \Omega$. Keeping both ( $\mathrm{R}_{\mathrm{F}} \| \mathrm{R}_{G}$ ) and the noninverting input source impedance less than $350 \Omega$ satisfies both noise and frequency response flatness considerations. Because the resistor-induced noise is relatively negligible, additional capacitive decoupling across the bias current cancellation resistor ( $\mathrm{R}_{\mathrm{B}}$ ) for the inverting op amp configuration of Figure 51 is not required.

## DC ACCURACY AND OFFSET CONTROL

The balanced input stage of a wideband voltage-feedback op amp allows good output dc accuracy in a wide variety of applications. The power-supply current trim for the OPA890 gives even tighter control than comparable amplifiers. Although the high-speed input stage does require relatively high input bias current $\left(+25^{\circ} \mathrm{C}\right.$ worst case, $1.6 \mu \mathrm{~A}$ at each input terminal), the close matching between them may be used to reduce the output dc error caused by this current. The total output offset voltage may be considerably reduced by matching the dc source resistances appearing at the two inputs. This matching reduces the output dc error resulting from the input bias currents to the offset current times the feedback resistor. Evaluating the configuration of Figure 46 , and using worst-case $+25^{\circ} \mathrm{C}$ input offset voltage and current specifications, gives a worst-case output offset voltage equal to:
$\pm\left(N G \times V_{\mathrm{OS}(\text { MAX })}\right) \pm\left(R_{F} \times \mathrm{l}_{\mathrm{OS}(\text { MAX })}\right)$
$= \pm(2 \times 5 \mathrm{mV}) \pm(750 \Omega \times 0.35 \mu \mathrm{~A})$
$= \pm 11.3 \mathrm{mV}$
with $N G=$ noninverting signal gain
A fine-scale output offset null or dc operating point adjustment is often required. Numerous techniques are available for introducing dc offset control into an op amp circuit. Most of these techniques eventually reduce to adding a dc current through the feedback resistor. In selecting an offset trim method, one key consideration is the impact on the desired signal path frequency response. If the signal path is intended to be noninverting, the offset control is best applied as an inverting summing signal to avoid interaction with the signal source. If the signal path is intended to be inverting, applying the offset control to the noninverting input may be considered. However, the dc offset voltage on the summing junction will set up a dc current back into the source that must be considered. Applying an offset adjustment to the inverting op amp input can change the noise gain and frequency response flatness. For a dc-coupled inverting amplifier, see Figure 53 for one example of an offset adjustment technique that has minimal impact on the signal frequency response. In this case, the dc offsetting current is brought into the inverting input node through resistor values that are much larger than the signal path resistors. This configuration ensures that the adjustment circuit has minimal effect on the loop gain and thus, the frequency response.


Figure 53. DC-Coupled, Inverting Gain of $-2 \mathrm{~V} / \mathrm{V}$, with Offset Adjustment

## DISABLE OPERATION

The OPA890 provides an optional disable feature that may be used either to reduce system power or to implement a simple channel multiplexing operation. If the DIS control pin is left unconnected, the OPA890 operates normally. To disable the OPA890, the control pin must be asserted low. Figure 54 shows a simplified internal circuit for the disable control feature.


Figure 54. Simplified Disable Control Circuit
In normal operation, base current to Q1 is provided through the $2 \mathrm{M} \Omega$ resistor, while the emitter current through the $80 \mathrm{k} \Omega$ resistor sets up a voltage drop that is inadequate to turn on the two diodes in the Q1 emitter. As $\vee \overline{\overline{D I S}}$ is pulled low, additional current is pulled through the $80 \mathrm{k} \Omega$ resistor, eventually turning on those two diodes $(15 \mu \mathrm{~A})$. At this point, any further current pulled out of $\vee \overline{\overline{D I S}}$ goes through those diodes, holding the emitter-base voltage of Q1 at approximately OV . This process shuts off the collector
current out of Q1, turning the amplifier off. The supply current in the disable mode is only that required to operate the circuit of Figure 54. Additional circuitry ensures that turn-on time occurs faster than turn-off time (make-before-break).

When disabled, the output and input nodes go to a high-impedance state. If the OPA890 is operating at a gain of $+1 \mathrm{~V} / \mathrm{V}$, it shows a very high impedance at the output and exceptional signal isolation. If operating at a gain greater than $+1 \mathrm{~V} / \mathrm{V}$, the total feedback network resistance ( $\mathrm{R}_{\mathrm{F}}+\mathrm{R}_{\mathrm{G}}$ ) appears as the impedance looking back into the output, but the circuit still shows very-high forward and reverse isolation. If configured as an inverting amplifier, the input and output are connected through the feedback network resistance $\left(R_{F}+R_{G}\right)$ and the isolation is very poor, as a result.

## THERMAL ANALYSIS

Maximum desired junction temperature sets the maximum allowed internal power dissipation, as described below. In no case should the maximum junction temperature be allowed to exceed $+150^{\circ} \mathrm{C}$.

Operating junction temperature $\left(T_{J}\right)$ is given by $T_{A}+$ $P_{D} \times \theta_{\mathrm{JA}}$. The total internal power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) is the sum of quiescent power ( $\mathrm{P}_{\mathrm{DQ}}$ ) and additional power dissipated in the output stage ( $\mathrm{P}_{\mathrm{DL}}$ ) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. $\mathrm{P}_{\mathrm{DL}}$ depends on the required output signal and load, but for a grounded resistive load is at a maximum when the output is fixed at a voltage equal to $1 / 2$ of either supply voltage (for equal bipolar supplies). Under this condition, $\mathrm{P}_{\mathrm{DL}}=\mathrm{V}_{\mathrm{S}}{ }^{2} /\left(4 \times \mathrm{R}_{\mathrm{L}}\right)$ where $R_{L}$ includes feedback network loading.

Note that it is the power in the output stage and not into the load that determines internal power dissipation.
As a worst-case example, compute the maximum $T_{J}$ using an OPA890IDBV (SOT23-6 package) in the circuit of Figure 46 operating at the maximum specified ambient temperature of $+85^{\circ} \mathrm{C}$ and driving a grounded $100 \Omega$ load.
$\mathrm{P}_{\mathrm{D}}=10 \mathrm{~V} \times 1.25 \mathrm{~mA}+5^{2} /(4 \times(100 \Omega \| 1.5 \mathrm{k} \Omega))=$ 79 mW
Maximum $\mathrm{T}_{\mathrm{J}}=+85^{\circ} \mathrm{C}+\left(79 \mathrm{~W} \times 150^{\circ} \mathrm{C} / \mathrm{W}\right)=+97^{\circ} \mathrm{C}$.
Although this result is still well below the specified maximum junction temperature, system reliability considerations may require lower operating junction temperatures. The highest possible internal dissipation occurs if the load requires current to be forced into the output for positive output voltages, or sourced from the output for negative output voltages. This configuration puts a high current through a large internal voltage drop in the output transistors.

## BOARD LAYOUT GUIDELINES

Achieving optimum performance with a high-frequency amplifier such as the OPA890 requires careful attention to board layout parasitics and external component types. Recommendations that optimize performance include the following:
a. Minimize parasitic capacitance to any ac ground for all of the signal $/ / O$ pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
b. Minimize the distance (< 0.25 ") from the power-supply pins to high-frequency $0.1 \mu \mathrm{~F}$ decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. An optional supply decoupling capacitor ( $0.1 \mu \mathrm{~F}$ ) across the two power supplies (for bipolar operation) will improve 2nd-harmonic distortion performance. Larger ( $2.2 \mu \mathrm{~F}$ to $6.8 \mu \mathrm{~F}$ ) decoupling capacitors, effective at lower frequencies, should also be used on the main supply pins. These capacitors may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.
c. Careful selection and placement of external components preserves the high-frequency performance of the OPA890. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film or carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keep the leads and PCB traces as short as possible. Never use wirewound type resistors in a high-frequency application. Because the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. Even
with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can degrade performance. Good axial metal film or surface-mount resistors have approximately 0.2 pF in shunt with the resistor. For resistor values $>1.5 \mathrm{k} \Omega$, this parasitic capacitance can add a pole and/or zero below 500 MHz that can effect circuit operation. Keep resistor values as low as possible consistent with load driving considerations. The $750 \Omega$ feedback used in the Typical Characteristics is a good starting point for design. Note that a direct short is suggested for the unity-gain follower application.
d. Connections to other wideband devices on the board may be made with short, direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces ( 50 mils to 100 mils ) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set $R_{S}$ from the plot of Recommended $R_{S}$ vs Capacitive Load. Low parasitic capacitive loads ( $<5 \mathrm{pF}$ ) may not need an $R_{S}$ because the OPA890 is nominally compensated to operate with a 2 pF parasitic load. Higher parasitic capacitive loads without an $\mathrm{R}_{\mathrm{S}}$ are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50 \Omega$ environment is normally not necessary on the board, and in fact, a higher impedance environment will improve distortion as shown in the distortion versus load plots. With a characteristic board trace impedance defined (based on board material and trace dimensions), a matching series resistor into the trace from the output of the OPA890 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device; this total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA890 allows multiple destination devices to be handled as separate transmission lines, each with its respective series and shunt terminations. If the 6 dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be
series-terminated at the source end only. Treat the trace as a capacitive load in this case, and set the series resistor value as shown in the plot of Recommended $R_{S}$ vs Capacitive Load. This configuration does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation because of the voltage divider formed by the series output into the terminating impedance.
e. Socketing a high-speed part such as the OPA890 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network that can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA890 directly onto the board.

## INPUT AND ESD PROTECTION

The OPA890 is built using a very high-speed, complementary, bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins are protected with internal ESD protection diodes to the power supplies, as shown in Figure 55.


Figure 55. Internal ESD Protection
These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30 mA continuous current. Where higher currents are possible (for example, in systems with $\pm 15 \mathrm{~V}$ supply parts driving into the OPA890), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible, because high values degrade both noise performance and frequency response.

## REVISION HISTORY

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision A (May 2008) to Revision B Page

- Changed min/max over temperature specifications for Input, Common-Mode Input Range (CMIR) parameter of $\pm 5 \mathrm{~V}$ electrical characteristics ..... 3
- Changed min/max over temperature specifications for Input, Most Positive Input Voltage parameter of +5 V electrical characteristics ..... 5
- Changed min/max over temperature specifications for Input, Least Positive Input Voltage parameter of +5 V electrical characteristics ..... 5
- Corrected $x$-axis in Figure 18 ..... 9
- Corrected typo in Figure 49 title ..... 16
Changes from Original (May 2007) to Revision A Page
- Changed storage temperature range rating in Absolute Maximum Ratings table from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ to $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ..... 2
- Deleted Channel-to-Channel Crosstalk row from AC Performance section of $\pm 5 \mathrm{~V}$ Electrical Characteristics ..... 3

INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA890ID | ACTIVE | SOIC | D | 8 | 75 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OPA890 | Samples |
| OPA890IDBVR | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BRI | Samples |
| OPA890IDBVT | ACTIVE | SOT-23 | DBV | 6 | 250 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | BRI | Samples |
| OPA890IDBVTG4 | ACTIVE | SOT-23 | DBV | 6 | 250 | TBD | Call TI | Call TI | -40 to 85 |  | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free",
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000$ ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TeXAS

TAPE AND REEL INFORMATION


| Device | Package Type | Package Drawing | Pins | SPQ |  | Reel <br> Width <br> W1 (mm) | $\begin{gathered} \mathrm{A} 0 \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{BO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{KO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{P} 1 \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{W} \\ (\mathrm{~mm}) \end{gathered}$ | Pin1 Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA890IDBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.15 | 3.1 | 1.55 | 4.0 | 8.0 | Q3 |
| OPA890IDBVT | SOT-23 | DBV | 6 | 250 | 180.0 | 8.4 | 3.15 | 3.1 | 1.55 | 4.0 | 8.0 | Q3 |

PACKAGE MATERIALS INFORMATION

*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA890IDBVR | SOT-23 | DBV | 6 | 3000 | 210.0 | 185.0 | 35.0 |
| OPA890IDBVT | SOT-23 | DBV | 6 | 250 | 210.0 | 185.0 | 35.0 |

## TUBE



B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | L (mm) | W $(\mathbf{m m})$ | T $(\boldsymbol{\mu m})$ | B (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA890ID | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 |



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed . 006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.


## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
4. Leads $1,2,3$ may be wider than leads $4,5,6$ for package orientation.
5. Refernce JEDEC MO-178.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:15X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated

