Documents Design

# OPAx625 High-Bandwidth, High-Precision, Low THD+N, 16-Bit and 18-Bit Analog-to-Digital Converter (ADC) Drivers 

## 1 Features

- High-Drive Mode:
- GBW (G = 100): 120 MHz
- Slew Rate: $115 \mathrm{~V} / \mu \mathrm{s}$
- 16-Bit Settling at 4-V Step: 280 ns
- Low Voltage Noise: $2.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ at 10 kHz
- Low Output Impedance: $1 \Omega$ at 1 MHz
- Offset Voltage: $\pm 100 \mu \mathrm{~V}$ (max)
- Offset Voltage Drift: $\pm 3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ (max)
- Low Quiescent Current: 2 mA (typ)
- Low-Power Mode:
- GBW: 1 MHz
- Low Quiescent Current: $270 \mu \mathrm{~A}$ (typ)
- Power-Scalable Features:
- Ultrafast Transition from Low-Power to HighDrive Mode: 170 ns
- High AC and DC Precision:
- Low Distortion: -122 dBc for HD2 and -140 dBc for HD3 at 100 kHz
- Input Common-Mode Range Includes Negative Rail
- Rail-to-Rail Output
- Wide Temperature Range: Fully Specified from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


## 2 Applications

- Precision SAR ADC Drivers
- Precision Voltage Reference Buffers
- Programmable Logic Controllers
- Test and Measurement Equipment
- Power-Sensitive Data Acquisition Systems



## 3 Description

The OPAx625 family of operational amplifiers are excellent 16-bit and 18-bit, high-precision, SAR ADC drivers with low THD and noise that allow for a unique power-scalable solution. This family of devices is fully characterized and specified with a 16-bit settling time of 280 ns that enables a true 16-bit effective number of bits (ENOB). With a high dc precision of only $100 \mu \mathrm{~V}$ offset voltage, a wide gainbandwidth product of 120 MHz , and a low wideband noise of $2.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$, this family is optimized for driving high-throughput, high-resolution SAR ADCs, such as the ADS88xx family of SAR ADCs.

The OPAx625 features two operating modes: highdrive and low-power. In the innovative low-power mode, the OPAx625 tracks the input signal allowing the device to transition from low-power mode to highdrive mode at 16-bit ENOB within 170 ns.
The OPAx625 family is available in 6-pin SOT and 10-pin VSSOP packages and is specified for operation from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

Device Information ${ }^{(1)}$

| PART NUMBER | PACKAGE | BODY SIZE (NOM) |
| :--- | :--- | :--- |
| OPA625 | SOT (6) | $2.90 \mathrm{~mm} \times 1.60 \mathrm{~mm}$ |
| OPA2625 | VSSOP (10) | $3.00 \mathrm{~mm} \times 3.00 \mathrm{~mm}$ |

(1) For all available packages, see the package option addendum at the end of the data sheet.

16-Bit SAR ADC, $\mathrm{f}_{\mathrm{IN}}=\mathbf{1 0}-\mathrm{kHz}, 1-\mathrm{MSPS}$ FFT


## Table of Contents

1 Features ..... 1
2 Applications ..... 1
3 Description ..... 1
4 Revision History. ..... 2
5 Pin Configuration and Functions ..... 3
6 Specifications ..... 4
6.1 Absolute Maximum Ratings ..... 4
6.2 ESD Ratings ..... 4
6.3 Recommended Operating Conditions ..... 4
6.4 Thermal Information ..... 5
6.5 Electrical Characteristics High-Drive Mode. ..... 5
6.6 Electrical Characteristics Low-Power Mode ..... 7
6.7 Electrical Characteristics High-Drive Mode .....  8
6.8 Electrical Characteristics Low-Power Mode ..... 10
6.9 Switching Characteristics ..... 11
6.10 Typical Characteristics ..... 12
7 Parameter Measurement Information ..... 23
7.1 DC Parameter Measurements ..... 23
7.2 Transient Parameter Measurements ..... 24
7.3 AC Parameter Measurements ..... 24
7.4 Noise Parameter Measurements ..... 25
8 Detailed Description ..... 26
8.1 Overview ..... 26
8.2 Functional Block Diagram ..... 26
8.3 Feature Description ..... 27
8.4 Device Functional Modes ..... 28
9 Application and Implementation ..... 30
9.1 Application Information ..... 30
9.2 Typical Applications ..... 30
10 Power Supply Recommendations ..... 34
11 Layout. ..... 34
11.1 Layout Guidelines ..... 34
11.2 Layout Example ..... 35
12 Device and Documentation Support ..... 36
12.1 Device Support ..... 36
12.2 Documentation Support ..... 36
12.3 Related Links ..... 36
12.4 Community Resources ..... 36
12.5 Trademarks ..... 37
12.6 Electrostatic Discharge Caution. ..... 37
12.7 Glossary ..... 37
13 Mechanical, Packaging, and Orderable Information ..... 37

## 4 Revision History

Changes from Original (April 2015) to Revision A ..... Page

- Changed OPA2625 from product preview to production data; added OPA2625 specifications to data sheet ..... 1
- Changed MODE B pin description options for V+ and V- ..... 3
- Added crosstalk parameter to Electrical Characteristics table ..... 5
- Added crosstalk parameter to Electrical Characteristics table ..... 8
- Changed short-circuit current value from 150 mA to 80 mA in Electrical Characteristics table ..... 9
- Changed short-circuit current value from 100 mA to 50 mA in Electrical Characteristics table ..... 10
- Added OPA2625 data to Figure 12 ..... 13
- Added Figure 24 ..... 15
- Deleted "18" from several typical characteristic figure titles (typo) ..... 19


## 5 Pin Configuration and Functions



Pin Functions: OPA625

| PIN |  | I/O |  |
| :--- | :---: | :---: | :--- |
| NAME | NO |  |  |
| + IN | 3 | I | Noninverting input |
| - IN | 4 | I | Inverting input |
| MODE | 5 | 1 | Controls OPA625 mode: <br> V+ = low-power mode <br> V- high-drive mode <br> NOTE: Do not float this pin. |
| OUT | 1 | O | Output terminal |
| V+ | 6 | - | Positive supply voltage |
| V- | 2 | - | Negative supply voltage |

Pin Functions: OPA2625

|  |  |  |  |
| :---: | :---: | :---: | :---: |
| NAME | NO. | 1/0 | DESCRIPTION |
| +IN A | 3 | 1 | Noninverting input for channel A |
| -IN A | 2 | 1 | Inverting input for channel A |
| +IN B | 7 | 1 | Noninverting input for channel B |
| -IN B | 8 | 1 | Inverting input for channel B |
| MODE A | 5 | 1 | Controls OPA2625 mode for channel A: <br> V+ = low-power mode <br> V- = high-drive mode <br> NOTE: Do not float this pin. |
| MODE B | 6 | 1 | Controls OPA2625 mode for channel B: <br> $\mathrm{V}_{+}=$low-power mode <br> V- = high-drive mode <br> NOTE: Do not float this pin. |
| OUT A | 1 | 0 | Output terminal for channel A |
| OUT B | 9 | 0 | Output terminal for channel B |
| V+ | 10 | - | Positive supply voltage |
| V- | 4 | - | Negative supply voltage |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{S}}$ | (V+) - (V-) |  | 6 | V |
|  | +IN | (V-) - 0.3 | $(\mathrm{V}+)^{+0.3}$ |  |
| Input voltage ${ }^{(2)}$ | -IN | (V-) -0.3 | $(\mathrm{V}+)^{+} 0.3$ | V |
|  | MODE | (V-) -0.3 | $(\mathrm{V}+)+0.3$ |  |
| Output voltage | OUT | (V-) | (V+) | V |
|  | +IN |  | 10 |  |
|  | -IN |  | 10 |  |
| Stink current | MODE |  | 10 |  |
|  | OUT |  | 150 |  |
|  | +IN |  | 10 |  |
| Source current | -IN |  | 10 |  |
| Source current | MODE |  | 10 | mA |
|  | OUT ${ }^{(2)}$ |  | 150 |  |
| mp | Operating junction | -40 | 150 | ${ }^{\circ} \mathrm{C}$ |
| mperature | Storage, $\mathrm{T}_{\text {stg }}$ | -65 | 150 |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) For input voltages beyond the power-supply rails, voltage or current must be limited.

### 6.2 ESD Ratings

| Electrostatic <br> discharge |  |  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 ${ }^{(1)}$ | VALUE |
| :--- | :--- | :---: | :---: | :---: |
| UNIT | $\pm 3000$ | V |  |  |
|  | Charged-device model (CDM), per JEDEC specification JESD22-C101 ${ }^{(2)}$ |  |  |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|  |  |  | MIN | NOM MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | Supply input voltage, (V+) - (V-) |  | 2.7 | 5.5 | V |
|  |  | +IN | (V-) | $(\mathrm{V}+$ ) - 1.15 |  |
| V | Input voltage | -IN | (V-) | $(\mathrm{V}+$ ) - 1.15 | V |
|  |  | MODE | (V-) | (V+) |  |
| $\mathrm{V}_{0}$ | Output voltage |  | (V-) | (V+) | V |
| $\mathrm{I}_{0}$ | Output current |  | -120 | 120 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature |  | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{J}}$ | Operating junction temperature |  | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

### 6.4 Thermal Information

|  |  | OPA625 | OPA2625 |  |
| :---: | :---: | :---: | :---: | :---: |
|  | THERMAL METRIC ${ }^{(1)}$ | DBV (SOT) | DGS (VSSOP) | UNIT |
|  |  | 6 PINS | 10 PINS |  |
| $\mathrm{R}_{\text {өJA }}$ | Junction-to-ambient thermal resistance | 184.9 | 171.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(top) }}$ | Junction-to-case (top) thermal resistance | 123.6 | 68.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 30.7 | 91.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JT }}$ | Junction-to-top characterization parameter | 22.1 | 9.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JB }}$ | Junction-to-board characterization parameter | 30.2 | 90.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(bot) }}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics High-Drive Mode

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}$, MODE pin connected to $\mathrm{V}-$ pin, $\mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}$, $\mathrm{C}_{\text {LOAD }}=20 \mathrm{pF}$, and $\mathrm{R}_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS |  | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC PERFORMANCE |  |  |  |  |  |  |
|  | Unity gain frequency | $\mathrm{V}_{\mathrm{O}}=10 \mathrm{mV} \mathrm{PP}$ |  | 80 |  | MHz |
| $\varphi_{m}$ | Phase margin |  |  | 50 |  | Degrees |
| GBW | Gain-bandwidth product | $G=100, V_{O}=10 \mathrm{mV}_{P P}$ |  | 120 |  | MHz |
| SR | Slew rate | $\mathrm{V}_{\mathrm{O}}=1-\mathrm{V}$ step, $\mathrm{G}=1$ |  | 45 |  | V/us |
|  |  | $\mathrm{V}_{\mathrm{O}}=4-\mathrm{V}$ step, $\mathrm{G}=2$ |  | 115 |  |  |
| $\mathrm{t}_{\text {settle }}$ | Settling time | $V_{O}=4-\mathrm{V}$ step, $\mathrm{G}=2$ | Settling time to 0.1\% (10-bit accuracy) | 80 |  | ns |
|  |  |  | $\begin{array}{\|l} \text { to 0.005\% } \\ \text { (14-bit accuracy) } \end{array}$ | 110 |  |  |
|  |  |  | $\begin{aligned} & \text { to } 0.00153 \% \\ & \text { (16-bit accuracy) } \end{aligned}$ | 280 |  |  |
|  | Overshoot | $\mathrm{V}_{\mathrm{O}}=4-\mathrm{V}$ step, $\mathrm{G}=2$ |  | 2.5\% |  |  |
|  | Undershoot | $\mathrm{V}_{\mathrm{O}}=4-\mathrm{V}$ step, $\mathrm{G}=2$ |  | 3\% |  |  |
| HD2 | Second-order harmonic Distortion | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{PP}}, \mathrm{G}=2$ | $\mathrm{f}=10 \mathrm{kHz}$ | 144 |  | dBc |
|  |  |  | $\mathrm{f}=100 \mathrm{kHz}$ | 122 |  |  |
|  |  |  | $\mathrm{f}=1 \mathrm{MHz}$ | 80 |  |  |
| HD3 | Third-order harmonic Distortion | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{PP}}, \mathrm{G}=2$ | $\mathrm{f}=10 \mathrm{kHz}$ | 155 |  | dBc |
|  |  |  | $\mathrm{f}=100 \mathrm{kHz}$ | 140 |  |  |
|  |  |  | $\mathrm{f}=1 \mathrm{MHz}$ | 80 |  |  |
|  | Second-order intermodulation distortion | $V_{O}=2 V_{P P}, f=1 \mathrm{MHz}, 200-\mathrm{kHz}$ tone spacing |  | 90 |  | dBc |
|  | Third-order intermodulation distortion | $V_{O}=2 V_{P P}, f=1 \mathrm{MHz}, 200-\mathrm{kHz}$ tone spacing |  | 100 |  | dBc |
| $\mathrm{V}_{\mathrm{N}}$ | Input noise voltage | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz , peak-to-peak |  | 0.8 |  | $\mu \mathrm{V}$ PP |
|  |  | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz , rms |  | 120 |  | $n \mathrm{~V}_{\text {RMS }}$ |
| $V_{n}$ | Input voltage noise density | $\mathrm{f}=1 \mathrm{kHz}$ |  | 3.2 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  |  | $\mathrm{f}=10 \mathrm{kHz}$ |  | 2.5 |  |  |
| $\mathrm{In}_{n}$ | Input current noise density | $\mathrm{f}=1 \mathrm{kHz}$ |  | 4.1 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
|  |  | $\mathrm{f}=10 \mathrm{kHz}$ |  | 2.8 |  |  |
| $\mathrm{t}_{\mathrm{OR}}$ | Overload recovery time | $\mathrm{G}=5$ |  | 50 |  | ns |
| $\mathrm{Z}_{0}$ | Open-loop output impedance | $f=1 \mathrm{MHz}$ |  | 1 |  | $\Omega$ |
|  | Crosstalk | DC |  | 150 |  | dB |
|  |  | $\mathrm{f}=1 \mathrm{MHz}$ |  | 127 |  |  |
| DC PERFORMANCE |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input offset voltage |  |  | 15 | $\pm 100$ | $\mu \mathrm{V}$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $\pm 300$ |  |

## Electrical Characteristics High-Drive Mode (continued)

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}$, MODE pin connected to $\mathrm{V}-$ pin, $\mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}$, $\mathrm{C}_{\text {LOAD }}=20 \mathrm{pF}$, and $\mathrm{R}_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)


### 6.6 Electrical Characteristics Low-Power Mode

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{MODE}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $\mathrm{R}_{\mathrm{LOAD}}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC PERFORMANCE |  |  |  |  |  |  |  |
| GBW | Gain-bandwidth product | $\mathrm{G}=100, \mathrm{~V}_{\mathrm{O}}=10 \mathrm{mV} \mathrm{PP}$ |  | 1 |  |  | MHz |
| $\varphi_{m}$ | Phase margin |  |  |  | 72 |  | Degrees |
| SR | Slew rate | $\mathrm{V}_{\mathrm{O}}=1-\mathrm{V}$ step |  |  | 4.3 |  | V/ $/$ s |
|  |  | $\mathrm{V}_{\mathrm{O}}=4-\mathrm{V}$ step, $\mathrm{G}=2$ |  | 4.1 |  |  |  |
| $\mathrm{Z}_{0}$ | Open-loop output impedance | $\mathrm{f}=1 \mathrm{MHz}$ |  | 12 |  |  | $\Omega$ |
| DC PERFORMANCE |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input offset voltage |  |  |  | 0.6 | 3 | mV |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | 0.7 | 3.7 |  |
| PSRR | Power-supply rejection ratio | $2.7 \mathrm{~V} \leq\left(\mathrm{V}^{+}\right) \leq 5 \mathrm{~V}$ |  | 74 |  |  | dB |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $70 \quad 100$ |  |  |  |
|  | Input bias current |  |  |  |  | 150 | nA |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | 140 | 200 |  |
|  |  | OPA2625 only, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  | 250 |  |
| los | Input offset current |  |  |  |  | 20 | nA |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | 25 |  |  |  |
| OPEN LOOP GAIN |  |  |  |  |  |  |  |
| $\mathrm{A}_{\mathrm{OL}}$ | Open-loop gain | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\begin{aligned} & (\mathrm{V}-)+0.2 \mathrm{~V}<\mathrm{V}_{\mathrm{O}}<(\mathrm{V}+)-0.2 \mathrm{~V}, \\ & \mathrm{R}_{\text {LOAD }}=600 \Omega \end{aligned}$ | 70 | 100 |  | dB |
|  |  |  | $\begin{aligned} & (\mathrm{V}-)+0.15 \mathrm{~V}<\mathrm{V}_{\mathrm{O}}<(\mathrm{V}+)-0.15 \mathrm{~V}, \\ & \mathrm{R}_{\text {LOAD }}=10 \mathrm{k} \Omega \end{aligned}$ | 90 | 100 |  |  |
| INPUT VOLTAGE |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CM}}$ | Common-mode voltage range | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | (V-) |  | $\begin{array}{r} (\mathrm{V}+)- \\ 1.15 \end{array}$ | V |
| CMRR | Common-mode rejection ratio | $(\mathrm{V}-)<\mathrm{V}_{\text {СОМ }}<(\mathrm{V}+)-1.15 \mathrm{~V}$ |  | 66 | 114 |  | dB |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 60 | 114 |  |  |
| OUTPUT |  |  |  |  |  |  |  |
|  | Output voltage swing to the rail | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\mathrm{R}_{\text {LOAD }}=600 \Omega$ |  |  | 110 | mV |
|  |  |  | $\mathrm{R}_{\text {LOAD }}=10 \mathrm{k} \Omega$ |  |  | 40 |  |
| $\mathrm{I}_{\text {sc }}$ | Short-circuit current |  |  |  | 100 |  | mA |
| POWER SUPPLY |  |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{Q}}$ | Quiescent current per amplifier | $\begin{aligned} & \mathrm{I}_{0}=0 \mathrm{~mA}, \\ & \text { MODE connected to } \mathrm{V}+ \end{aligned}$ |  |  | 270 | 320 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | 450 |  |

### 6.7 Electrical Characteristics High-Drive Mode

at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{MODE}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=1.35 \mathrm{~V}$, gain $(\mathrm{G})=1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=1 \mathrm{k} \Omega$ connected to 1.35 V (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS |  | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC PERFORMANCE |  |  |  |  |  |  |
|  | Unity gain frequency | $\mathrm{V}_{\mathrm{O}}=10 \mathrm{mV} \mathrm{PP}$ |  | 76 |  | MHz |
| $\varphi_{m}$ | Phase margin |  |  | 45 |  | Degrees |
| GBW | Gain-bandwidth product | $\mathrm{G}=100, \mathrm{~V}_{\mathrm{O}}=10 \mathrm{~m} \mathrm{~V}_{\mathrm{PP}}$ |  | 120 |  | MHz |
| SR | Slew rate | $\mathrm{V}_{\mathrm{O}}=1-\mathrm{V}$ step, $\mathrm{G}=2$ |  | 45 |  | V/ $/ \mathrm{s}$ |
| $\mathrm{t}_{\text {settle }}$ | Settling time | $V_{O}=1-\mathrm{V}$ step, $\mathrm{G}=2$ | to 0.1\% | 80 |  | ns |
|  |  |  | to 0.01\% | 170 |  |  |
|  |  |  | to 0.000763\% (17-bit accuracy) | 250 |  |  |
|  | Overshoot | $\mathrm{V}_{\mathrm{O}}=1-\mathrm{V}$ step, $\mathrm{G}=2$ |  | 6\% |  |  |
|  | Undershoot | $\mathrm{V}_{\mathrm{O}}=1-\mathrm{V}$ step, $\mathrm{G}=2$ |  | 5\% |  |  |
| HD2 | Second order harmonic Distortion | $\begin{aligned} & (\mathrm{V}+)=3.3 \mathrm{~V},(\mathrm{~V}-)=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{COM}}=1.1 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{PP}} \end{aligned}$ | $\mathrm{f}=10 \mathrm{kHz}$ | 136 |  | dBc |
|  |  |  | $\mathrm{f}=100 \mathrm{kHz}$ | 118 |  |  |
|  |  |  | $\mathrm{f}=1 \mathrm{MHz}$ | 80 |  |  |
| HD3 | Third order harmonic Distortion | $\begin{aligned} & (\mathrm{V}+)=3.3 \mathrm{~V},(\mathrm{~V}-)=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{COM}}=1.1 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{PP}} \end{aligned}$ | $\mathrm{f}=10 \mathrm{kHz}$ | 143 |  | dBc |
|  |  |  | OPA2625 only, $f=10 \mathrm{kHz}$ | 143 |  |  |
|  |  |  | $\mathrm{f}=100 \mathrm{kHz}$ | 130 |  |  |
|  |  |  | OPA2625 only, $\mathrm{f}=100 \mathrm{kHz}$ | 125 |  |  |
|  |  |  | $\mathrm{f}=1 \mathrm{MHz}$ | 85 |  |  |
|  |  |  | OPA2625 only, $\mathrm{f}=1 \mathrm{MHz}$ | 74 |  |  |
|  | Second order intermodulation distortion | $\begin{aligned} & (\mathrm{V}+)=3.3 \mathrm{~V},(\mathrm{~V}-)=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{Com}}=1.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{PP}}, \\ & \mathrm{f}=1 \mathrm{MHz}, 200-\mathrm{kHz} \text { tone spacing } \end{aligned}$ |  | 95 |  | dBc |
|  | Third order intermodulation distortion | $\begin{aligned} & (\mathrm{V}+)=3.3 \mathrm{~V},(\mathrm{~V}-)=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=1 \mathrm{~V}_{\mathrm{PP}}, \\ & \mathrm{f}=1 \mathrm{MHz}, 200-\mathrm{kHz} \text { tone spacing } \end{aligned}$ |  | 104 |  | dBc |
| $\mathrm{V}_{\mathrm{N}}$ | Input noise voltage | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz peak to peak |  | 0.8 |  | $\mu \mathrm{V}_{\text {PP }}$ |
|  |  | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz rms |  | 120 |  | $\mathrm{nV} \mathrm{V}_{\text {RS }}$ |
| $V_{n}$ | Input voltage noise density | $\mathrm{f}=10 \mathrm{kHz}$ |  | 2.5 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{I}_{\mathrm{n}}$ | Input current noise density | $\mathrm{f}=10 \mathrm{kHz}$ |  | 2.8 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{t}_{\mathrm{OR}}$ | Overload recovery time | $\mathrm{G}=5$ |  | 35 |  | ns |
| $\mathrm{Z}_{0}$ | Open-loop output impedance | $f=1 \mathrm{MHz}$ |  | 1.3 |  | $\Omega$ |
|  | Crosstalk | DC |  | 150 |  | dB |
|  |  | $\mathrm{f}=1 \mathrm{MHz}$ |  | 127 |  |  |
| DC PERFORMANCE |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input offset voltage |  |  | 15 | $\pm 100$ | $\mu \mathrm{V}$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $\pm 300$ |  |
| dV OS/ $/ \mathrm{dT}$ | Input offset voltage drift | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | 0.5 | $\pm 3.1$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  |  | OPA2625 only, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | 0.6 | $\pm 4$ |  |
| $I_{B}$ | Input bias current |  |  | 2 | 4 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ |  |  | 5.7 |  |
|  |  | OPA2625 only, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ}$ |  |  | 6.5 |  |
| $\mathrm{dl}_{\mathrm{B}} / \mathrm{dT}$ | Input bias current drift | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | 15 |  | $n \mathrm{~A} /{ }^{\circ} \mathrm{C}$ |
| los | Input offset current |  |  | 20 | 120 | nA |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | 150 |  |
|  |  | OPA2625 only, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ}$ |  |  | 200 |  |
|  | Input offset current drift | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | 80 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| OPEN-LOOP GAIN |  |  |  |  |  |  |

## Electrical Characteristics High-Drive Mode (continued)

at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{MODE}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=1.35 \mathrm{~V}$, gain $(\mathrm{G})=1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=1 \mathrm{k} \Omega$ connected to 1.35 V (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{A}_{\mathrm{OL}}$ | Open-loop gain | $\begin{aligned} & (\mathrm{V}-)+0.2 \mathrm{~V}<\mathrm{V}_{\mathrm{O}}<(\mathrm{V}+)-0.2 \mathrm{~V}, \\ & \mathrm{R}_{\text {LOAD }}=600 \Omega \end{aligned}$ |  | 110 |  |  | dB |
|  |  | $\begin{aligned} & (\mathrm{V}-)+0.15 \mathrm{~V}<\mathrm{V}_{\mathrm{O}}<(\mathrm{V}+)-0.15 \mathrm{~V}, \\ & \mathrm{R}_{\text {LOAD }}=10 \mathrm{k} \Omega \end{aligned}$ |  | 114 |  |  |  |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\begin{aligned} & (\mathrm{V}-)+0.2 \mathrm{~V}<\mathrm{V}_{\mathrm{O}}<(\mathrm{V}+)-0.2 \mathrm{~V}, \\ & \mathrm{R}_{\text {LOAD }}=600 \Omega \end{aligned}$ | 106 | 128 |  |  |
|  |  |  | $\begin{aligned} & (\mathrm{V}-)+0.15 \mathrm{~V}<\mathrm{V}_{\mathrm{O}}<(\mathrm{V}+)-0.15 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{LOAD}}=10 \mathrm{k} \Omega \end{aligned}$ | 110 | 132 |  |  |
| INPUT VOLTAGE |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CM}}$ | Common-mode voltage range | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | (V-) |  | $\begin{array}{r} (\mathrm{V}+)- \\ 1.15 \end{array}$ | V |
| CMRR | Common-mode rejection ratio | $(\mathrm{V}-)<\mathrm{V}_{\text {COM }}<(\mathrm{V}+)-1.15 \mathrm{~V}$ |  | 100 | 117 |  | dB |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 90 | 115 |  |  |
| INPUT IMPEDANCE |  |  |  |  |  |  |  |
| $\mathrm{Z}_{\text {ID }}$ | Differential input impedance |  |  |  | \|| 0.8 |  | $\mathrm{K} \Omega \\| \mathrm{pF}$ |
| $\mathrm{Z}_{\text {IC }}$ | Common-mode input impedance |  |  |  | \|| 1.2 |  | $\mathrm{M} \Omega \\| \mathrm{pF}$ |
| OUTPUT |  |  |  |  |  |  |  |
|  | Output voltage swing to the rail | $\mathrm{R}_{\text {LOAD }}=600 \Omega$ |  |  | 60 | 80 | mV |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | 100 |  |
|  |  | $\mathrm{R}_{\text {LOAD }}=10 \mathrm{k} \Omega$ |  |  | 20 | 35 |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | 40 |  |
| $\mathrm{I}_{\mathrm{sc}}$ | Short-circuit current |  |  |  | 80 |  | mA |
| CLOAD | Capacitive load drive |  |  | See Typ | harac | ristics |  |
| MODE |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | High-drive (HD) mode threshold | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | (V-) |  | $(\mathrm{V}-)+0.5$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Low-power (LP) mode threshold | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $(\mathrm{V}-)+1.2$ |  | (V+) | V |
| POWER SUPPLY |  |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{Q}}$ | Quiescent current per amplifier | $\mathrm{I}_{0}=0 \mathrm{~mA}$ <br> MODE connected to ground |  |  | 2 | 2.1 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | 2.8 |  |

### 6.8 Electrical Characteristics Low-Power Mode

at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{MODE}}=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=1.35 \mathrm{~V}$, gain $(\mathrm{G})=1, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=1 \mathrm{k} \Omega$ connected to 1.35 V (unless otherwise noted)


### 6.9 Switching Characteristics

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}$, MODE pin connected to $\mathrm{V}-$ pin, gain $(\mathrm{G})=1, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=20 \mathrm{pF}$, and $\mathrm{R}_{\text {LOAD }}$ $=1 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Settling time to within $50 \mu \mathrm{~V}$ of final value, MODE pin $=$ high to low (LP to HD ), $\mathrm{V}_{\mathrm{O}}=3.8 \mathrm{~V}$ |  | 180 |  | ns |
| tLP-HD | Delay time, MODE pin falling (low-power mode to high-drive mode) | $\mathrm{t}_{\mathrm{LP} \text {-HD }}$ is defined as the time taken for the quiescent current to increase from 110\% of its value in LP mode to $90 \%$ of its value in HD mode. |  | 170 |  | ns |
| thd-LP | Delay time, MODE pin rising (high-drive mode to low-power mode) | $t_{\text {HD-LP }}$ is defined as the time taken for the quiescent current to decrease from $90 \%$ of its value in HD mode to $110 \%$ of its value in LP mode. |  | 300 |  | ns |



Figure 1. Switching Characteristics Timing Diagram

### 6.10 Typical Characteristics

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{MODE}=\mathrm{V}-, \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=2, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)


Figure 2. Small-Signal Frequency Response for Various Gains


Figure 4. Small-Signal Frequency Response for Various Power Supply Voltages


Figure 6. Large-Signal Frequency Response for Various Capacitive Loads


Figure 3. Large-Signal Frequency Response for Various Gains


Figure 5. Small-Signal Frequency Response for Various Capacitive Loads


Figure 7. Small-Signal Frequency Response for Various Resistive Loads

OPA625, OPA2625
www.ti.com

## Typical Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{MODE}=\mathrm{V}-, \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=2, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)


Figure 8. High-Drive Mode Open-Loop Gain and Phase vs Frequency


Figure 10. Low-Power Mode Open-Loop Gain and Phase vs Frequency


Figure 12. Common-Mode Rejection Ratio vs Frequency


Figure 9. High-Drive Mode Open-Loop Output Impedance vs Frequency


Figure 11. Low-Power Mode Open-Loop Output Impedance vs Frequency


Figure 13. Power-Supply Rejection Ratio vs Frequency

## Typical Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{MODE}=\mathrm{V}-, \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=2, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)


Figure 14. Series Resistance for Capacitive Load Stability


Figure 16. Overshoot vs Capacitive Load, G = -1


Figure 18. Distortion vs Frequency for Various Power Supplies


Figure 15. Overshoot vs Capacitive Load, $\mathrm{G}=1$


$$
\mathrm{V}_{\mathrm{S}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{PP}}, \mathrm{R}_{\mathrm{LOAD}}=600 \Omega
$$

Figure 17. Distortion vs Frequency for Various Gains


Figure 19. Distortion vs Frequency for Various Power Supplies

## Typical Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{MODE}=\mathrm{V}-, \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=2, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)


Figure 20. Total Harmonic Distortion vs Output Voltage for Various Frequencies


Figure 22. Voltage Noise Density vs Frequency


Figure 24. Crosstalk vs Frequency


Figure 21. Total Harmonic Distortion vs Frequency for Various Loads


Figure 23. Current Noise Density vs Frequency


Figure 25. 0.1-Hz to $10-\mathrm{Hz}$ Voltage Noise

## Typical Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{MODE}=\mathrm{V}-, \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=2, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)


Figure 26. Slew Rate vs Output Step Size


$$
\mathrm{G}=1, \mathrm{~V}_{\mathrm{O}}=4-\mathrm{V} \text { step }
$$

Figure 28. Large-Signal Pulse Response


Figure 30. Small-Signal Pulse Response


Figure 27. Maximum Output Voltage vs Frequency


$$
\mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=4-\mathrm{V} \text { step }
$$

Figure 29. Large-Signal Pulse Response

$$
G=-1, V_{O}=10-m V \text { step }
$$

Figure 31. Small-Signal Pulse Response

## Typical Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{MODE}=\mathrm{V}-, \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=2, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)

$\mathrm{V}_{\mathrm{O}}=3.6-\mathrm{V}$ step at $\mathrm{t}=0 \mathrm{~s}$

Figure 32. 16-Bit Negative Settling Time


$$
\mathrm{V}_{\mathrm{S}}= \pm 2.75 \mathrm{~V}, \mathrm{G}=1
$$

Figure 34. No Phase Reversal


$$
\mathrm{V}_{\mathrm{S}}= \pm 2.75 \mathrm{~V}, \mathrm{G}=5
$$

Figure 36. Negative Overload Recovery

$V_{O}=3.6-V$ step at $t=0 \mathrm{~s}$

Figure 33. 16-Bit Positive Settling Time

$\mathrm{V}_{\mathrm{S}}= \pm 2.75 \mathrm{~V}, \mathrm{G}=5$

Figure 35. Positive Overload Recovery


Figure 37. Input Offset Voltage Distribution

## Typical Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{MODE}=\mathrm{V}-, \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=2, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $\mathrm{R}_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)


Distribution taken from 80 amplifiers, $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$

Figure 38. Input Offset Voltage Distribution


Distribution taken from 80 amplifiers, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$

Figure 40. Input Offset Voltage Distribution


Distribution taken from 83 amplifiers, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Figure 42. Input Offset Voltage Drift Distribution


Distribution taken from 80 amplifiers, $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$

Figure 39. Input Offset Voltage Distribution


Figure 41. Input Offset Voltage vs Temperature


Distribution taken from 3139 amplifiers
Figure 43. Input Bias Current Distribution

## Typical Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{MODE}=\mathrm{V}-, \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=2, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)


Figure 44. Input Bias Current vs Temperature


Figure 46. Input Offset Current vs Temperature


Figure 48. Power-Supply Rejection Ratio vs Temperature


Figure 45. Input Offset Current Distribution


Figure 47. Common-Mode Rejection Ratio vs Temperature


Figure 49. Open-Loop Gain vs Temperature with 10-k Load

## Typical Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{MODE}=\mathrm{V}-, \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=2, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)


Figure 50. Open-Loop Gain vs Temperature with 600- $\mathbf{\Omega}$ Load


6 typical units shown, $\mathrm{V}_{\mathrm{S}}= \pm 1.35 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$

Figure 52. Input Offset Voltage vs Power-Supply Voltage


Figure 54. Output Voltage vs Output Current


High-drive mode, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$

Figure 51. Input Bias Current vs Input Common-Mode Voltage


Figure 53. Input Offset Voltage vs Common-Mode Voltage


Figure 55. Short-Circuit Current vs Temperature

## Typical Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{MODE}=\mathrm{V}-, \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=2, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)


Figure 56. High-Drive Mode Quiescent Current vs PowerSupply Voltage


MODE pin connected to $\mathrm{V}_{+}$
Figure 58. Low-Power Mode Quiescent Current vs Temperature


Figure 60. Quiescent Current When MODE transitions From High To Low


Figure 57. High-Drive Mode Quiescent Current vs Temperature


Low-drive mode, MODE pin connected to $\mathrm{V}_{+}$
Figure 59. Low-Power Mode Quiescent Current vs PowerSupply Voltage

$\mathrm{V}_{\mathrm{S}}= \pm 2.75 \mathrm{~V}$

Figure 61. Quiescent Current When MODE Transitions From Low To High

## Typical Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{MODE}=\mathrm{V}-, \mathrm{V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$, gain $(\mathrm{G})=2, \mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{F}}=2.7 \mathrm{pF}, \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF}$, and $R_{\text {LOAD }}=2 \mathrm{k} \Omega$ connected to 2.5 V (unless otherwise noted)


Figure 62. Output Voltage When MODE Transitions From High To Low


Figure 63. Warm-Up Time

## 7 Parameter Measurement Information

### 7.1 DC Parameter Measurements

The circuit shown in Figure 64 is used to measure the dc input offset related parameters of the OPAx625. Input offset voltage, power supply rejection ratio, common mode rejection ratio and open loop gain can be measured with this circuit. The basic test procedure requires setting the inputs (the power-supply voltage, $\mathrm{V}_{\mathrm{S}}$, and the common-mode voltage, $\mathrm{V}_{\mathrm{CM}}$ ), to the desired values. $\mathrm{V}_{\mathrm{O}}$ is set to the desired value by adjusting the loop-drive voltage while measuring $\mathrm{V}_{\mathrm{O}}$. After all inputs are configured, measure the input offset at the $\mathrm{V}_{\mathrm{X}}$ measurement point. Calculate the input offset voltage by dividing the measured result by 101. Changing the voltages on the various inputs changes the input offset voltage. The input parameters can be measured according to the relationships illustrated in Equation 1 through Equation 5.


Figure 64. DC-Parameters Measurement Circuit

$$
\begin{align*}
& \mathrm{V}_{\mathrm{OS}}=\frac{\mathrm{V}_{\mathrm{X}}}{101}  \tag{1}\\
& \mathrm{~V}_{\text {OSDritt }}=\frac{\Delta \mathrm{V}_{\mathrm{OS}}}{\Delta \text { Temperature }}  \tag{2}\\
& \text { PSRR }=\frac{\Delta \mathrm{V}_{\mathrm{OS}}}{\Delta \mathrm{~V}_{\text {SUPPLY }}}  \tag{3}\\
& \mathrm{CMRR}=\frac{\Delta \mathrm{V}_{\mathrm{OS}}}{\Delta \mathrm{~V}_{\mathrm{CM}}} \tag{4}
\end{align*}
$$

$$
\begin{equation*}
\mathrm{AOL}=\frac{\Delta \mathrm{V}_{\mathrm{O}}}{\Delta \mathrm{~V}_{\mathrm{OS}}} \tag{5}
\end{equation*}
$$

### 7.2 Transient Parameter Measurements

The circuit shown in Figure 65 is used to measure the transient response of the OPAx625. Configure V+, V-, $\mathrm{R}_{\text {ISO }}$, $\mathrm{R}_{\text {LOAD }}$, and $\mathrm{C}_{\text {LOAD }}$ as desired. Monitor the input and output voltages on an oscilloscope or other signal analyzer. Use this circuit to measure large-signal and small-signal transient response, slew rate, overshoot, and capacitive-load stability.


Figure 65. Pulse-Response Measurement Circuit

### 7.3 AC Parameter Measurements

The circuit shown in Figure 66 is used to measure the ac parameters of the OPAx625. Configure $\mathrm{V}_{+}$, $\mathrm{V}_{-}$, and C LOAD $^{2}$ as desired. The THS4271 are used to buffer the input and output of the OPAx625 to prevent loading by the gain phase analyzer. Monitor the input and output voltages on a gain phase analyzer. Use this circuit to measure the gain bandwidth product, and open-loop gain versus frequency versus capacitive load.


Figure 66. AC-Parameters Measurement Circuit

### 7.4 Noise Parameter Measurements

The circuit shown in Figure 67 is used to measure the voltage noise of the OPAx625. Configure $\mathrm{V}_{+}$, V -, and $\mathrm{C}_{\text {LOAD }}$ as desired.


Figure 67. Voltage Noise Measurement Circuit
The circuit shown in Figure 68 is used to measure the current noise of the OPA×625. Configure $\mathrm{V}_{+}$, $\mathrm{V}-$ and $\mathrm{C}_{\text {LOAD }}$ as desired.


Figure 68. Current Noise Measurement Circuit
The circuit shown in Figure 69 is used to measure the OPAx625 $0.1-\mathrm{Hz}$ to $10-\mathrm{Hz}$ voltage noise. Configure $\mathrm{V}_{+}$, $\mathrm{V}-$, and $\mathrm{C}_{\text {LOAD }}$ as desired.


Figure 69. $0.1-\mathrm{Hz}$ to $10-\mathrm{Hz}$ Voltage-Noise Measurement Circuit

## 8 Detailed Description

### 8.1 Overview

The OPAx625 is a fast-settling, high slew rate, high-bandwidth, voltage-feedback operational amplifier. Low offset and low offset drift combine with the superior dynamic performance and very low output impedance, resulting in an amplifier suited for driving 16-bit SAR ADCs, and buffering precision voltage references in industrial applications. The OPAx625 is comprised of a low-noise input stage, a slew boost stage, and a rail-torail output stage. A mode bias select feature allows the OPAx625 to be configured in a high-drive mode and a low-power mode. High-drive mode is used when driving SAR ADCs during the ADC signal acquisition period. The OPAx625 is also configurable in low-power mode while the SAR ADC is converting the acquired signal, thus saving overall system power. To facilitate a fast transition from low-power mode to high-drive mode, the OPAx625 does not completely shut down while in low-power mode; rather, the device remains as an active amplifier with a lower bandwidth ( 1 MHz ) and relaxed dc specifications.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 SAR ADC Driver

The OPAx625 is designed to drive precision (16-bit and 18-bit) SAR ADCs at sample rates up to 1 MSPS. The combination of low output impedance, low THD, low noise, and fast settling time make the OPAx625 the ideal choice for driving both the SAR ADC inputs, as well as the reference input to the ADC. Internal slew boost circuitry increases the slew rate as a function of the input signal magnitude, resulting in setting from a $4-\mathrm{V}$ step input to 16 -bit levels within 280 ns. Low output impedance ( $1 \Omega$ at 1 MHz ) ensures capacitive load stability with minimal overshoot.

### 8.3.2 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress (EOS). These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly. Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful. See Figure 70 for an illustration of the ESD circuits contained in the OPAx625. The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device or the power-supply ESD cell, internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.


Figure 70. Simplified ESD Circuit

### 8.4 Device Functional Modes

The OPAx625 has two functional modes: high-drive and low-power. In low-power mode, the quiescent current of the OPAx625 is reduced to $270 \mu \mathrm{~A}$ (typ), and results in significantly lower bandwidth, higher noise, and lower output current drive. The OPAx625 transitions from low-power mode to high-drive mode in 170 ns .


Figure 71. Simplified Timing Diagram: Power-Scaling Precision Signal Chain

### 8.4.1 High-Drive Mode

Place the OPAx625 into high-drive mode by applying a logic level low to the MODE pin. The MODE pin can be driven by a general-purpose input/output (GPIO) from the system controller, from discrete logic gates, or can be connected directly to the $\mathrm{V}-\mathrm{pin}$. Do not leave the MODE pin floating. When driving the MODE pin from a microcontroller GPIO, make sure that the GPIO is not placed into a high-impedance state. Placing the GPIO into a high impedance state results in the MODE pin essentially floating, and is not recommended. Do not drive the MODE pin voltage below the voltage at the V - pin; see the Absolute Maximum Ratings for the allowable voltage to drive the MODE pin. Use the MODE pin to force the OPAx625 in either the high-drive mode or the low-power mode. The OPAx625 has $120-\mathrm{MHz}$ gain bandwidth, $2.5-\mathrm{nV} / \mathrm{VHz}$ input-referred noise, and consumes just 2 mA of quiescent current in high-drive mode. In addition, the OPAx625 also has an offset voltage of $100 \mu \mathrm{~V}$ (max) and offset voltage drift of $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ (typ). This combination of high precision, high speed, and low noise makes this device suitable for use as an input driver for high-precision, high-throughput SAR ADCs such as ADS88xx family of SAR ADC, as shown in Figure 73.
In high-drive mode, the OPAx625 is fully specified as a wideband, low-noise, low-distortion precision amplifier. High-drive mode is the primary mode of operation of the OPAx625 when driving the inputs of a SAR ADC during the signal acquisition period just before the start of the conversion period. Placing the OPAx625 into the highdrive mode before the acquisition period is complete, and before the start of the conversion period, allows the OPA×625 to settle to the final value just prior to the conversion. When the ADC is converting the input signal, and therefore no longer acquiring the signal, place the OPAx625 into the low-power mode to reduce system power. Using low-power mode allows the OPAx625 power consumption to scale directly with the sample rate.
The OPAx625 is unique in that the switching between the modes occurs in 170 ns (typ). This fast switching is achieved by the architecture of the OPAx625 during low-power mode; see the Low-Power Mode section for more information.

## Device Functional Modes (continued)

### 8.4.2 Low-Power Mode

Place the OPAx625 low-power mode by applying a logic level high to the MODE pin. The MODE pin can be driven by a GPIO from the system controller, from discrete logic gates, or can be connected to directly to the $\mathrm{V}_{+}$ pin. Do not leave the MODE pin floating. When driving the MODE pin from a microcontroller GPIO, make sure that the GPIO is not placed into a high-impedance state. Placing the GPIO into a high-impedance state results in the MODE pin essentially floating, and is not recommended. Do not allow the MODE pin voltage to exceed the voltage at the $\mathrm{V}+\mathrm{pin}$; see the Absolute Maximum Ratings for the allowable voltage to drive the MODE pin.

In low-power mode, the OPAx625 is fully specified as a general-purpose operational amplifier. The MODE signal can be controlled so that the OPAx625 is placed in high-drive mode just before the ADC enters the acquisition phase. This configuration makes sure that the voltage on the antialiasing filter capacitor settles to the required precision before the acquisition period is complete. The power consumed by the OPAx625 scales with the throughput of the system when operated in this manner. This feature is extremely useful in power-critical applications and variable-throughput data acquisition systems.
The OPAx625 is unique in that the switching between the modes occurs in 170 ns (typ). This fast switching is achieved by the architecture of the OPAx625 during low-power mode. Most amplifiers in power-down or shutdown mode consume very minimal power, but are also not operating in a linear fashion. For example, the output of a typical amplifier, when disabled, can be placed into a high-impedance state, and thus unable to drive any load whatsoever. Switching from a shut-down state to a linear state requires charging internal capacitances and bias points to a level within the linear operating range. Typically, this switch can take several microseconds or longer. This problem is solved with the OPAx625. The OPAx625 operates as a linear operational amplifier in lowpower mode, and the output tracks the input signal, but with a lower bandwidth and slightly higher offset and noise. Switching from low-power mode to high-drive mode and settling to 16 -bit levels occurs in 170 ns (typ) as a result of maintaining operation in a linear fashion throughout the duration of each mode. This configuration allows for dynamic power scaling, while still maintaining high throughput rates.


Figure 72. Output Voltage when Mode Pin Changes High to Low

## 9 Application and Implementation

## NOTE

Information in the following applications sections is not part of the Tl component specification, and TI does not warrant its accuracy or completeness. Tl's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The OPAx625 is a precision, high-speed, voltage-feedback operational amplifier. Fast settling to 16-bit levels, low THD, and low noise make the OPAx625 suitable for driving SAR ADC inputs and buffering precision voltage references. With a wide power-supply voltage range from 2.7 V to 5.5 V , and operating from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, the OPAx625 is suitable for a variety of high-speed, industrial applications. The following sections show application information for the OPAx625. For simplicity, power-supply decoupling capacitors are not shown in these diagrams.

### 9.2 Typical Applications

### 9.2.1 Single-Supply, 16-Bit, 1-MSPS SAR ADC Driver



Figure 73. Single-Supply, 16-Bit, 1-MSPS SAR ADC Driver

### 9.2.1.1 Design Requirements

SAR ADCs, such as the ADS8860, use sampling capacitors on the data converter input. During the signal acquisition phase, these sampling capacitors are connected to the ADC analog input terminals, AINP and AINN, through a set of switches. After the acquisition period has elapsed, the internal sampling capacitors are disconnected from the input terminals and connected to the input of the ADC through a second set of switches, during this period the ADC is performing the analog-to-digital conversion. Figure 74 illustrates this architecture.


Figure 74. Simplified SAR ADC Input

OPA625, OPA2625
www.ti.com

## Typical Applications (continued)

The SAR ADC inputs and sampling capacitors must be driven by the OPA625 to 16 -bit levels within the acquisition time of the ADC. For the example illustrated in Figure 73, the OPA625 is used to drive the ADS8860 at a sample rate of 1 MSPS.

### 9.2.1.2 Detailed Design Procedure

The circuit illustrated in Figure 73 consists of the SAR ADC driver, a low-pass filter and the SAR ADC. The SAR ADC driver circuit consists of an OPA625 configured in an inverting gain of 1 . The filter consists of $\mathrm{R}_{\mathrm{FLT}}$ and $\mathrm{C}_{\text {FLT }}$, connected between the output of the OPA625 and input of the ADS8860. Selecting the proper values for each of these passive components is critical to obtain the best performance from the ADC. Capacitor $\mathrm{C}_{\text {FLT }}$ serves as a charge reservoir, providing the necessary charge to the ADC sampling capacitors. The dynamic load presented by the ADC creates a glitch on the filter capacitor, $\mathrm{C}_{\mathrm{FLT}}$. To minimize the magnitude of this glitch, choose a value for $\mathrm{C}_{\mathrm{FLT}}$ large enough to maintain a glitch amplitude of less than 100 mV . Maintaining such a low glitch amplitude at the amplifier output makes sure that the amplifier remains in the linear operating region, and results in a minimum settling time. Using Equation 6, a $10-\mathrm{nF}$ capacitor is selected for $\mathrm{C}_{\text {FLT }}$.

$$
\begin{equation*}
C_{F L T} \geq 15 \times C_{S H} \tag{6}
\end{equation*}
$$

Connecting a $10-\mathrm{nF}$ capacitor directly to the output of the OPA625 degrades the OPA625 phase margin and results in stability and setting-time problems. To properly drive the $10-\mathrm{nF}$ capacitor, use a series resistor ( $\mathrm{R}_{\mathrm{FLT}}$ ) to isolate the capacitor, $\mathrm{C}_{\mathrm{FLT}}$, from the OPA625. $\mathrm{R}_{\text {FLT }}$ must be sized based upon several constraints. To determination a suitable value for $\mathrm{R}_{\mathrm{FLT}}$, consider the impact upon the THD due to the voltage divider effect from $\mathrm{R}_{\mathrm{FLT}}$ reacting with the switch resistance ( $\mathrm{R}_{\mathrm{Sw}}$ ) of the ADC input circuit, as well as the impact of the output impedance upon amplifier stability. In this example, $4.7-\Omega$ resistors are selected. In this design example, Figure 16 can be used to estimate a suitable value for $\mathrm{R}_{\text {ISO }}$. $\mathrm{R}_{\text {ISO }}$ represents the total resistance in series with $\mathrm{C}_{\mathrm{FLT}}$, and in this example is equivalent to $2 \times \mathrm{R}_{\mathrm{FLT}}$.

For step-by-step design procedure, circuit schematics, bill of materials, printed circuit board (PCB) files,

### 9.2.1.3 Application Curves

Figure 75 illustrates the performance of the circuit shown in Figure 73.


4096-point FFT at $1 \mathrm{MSPS}, \mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=1.5 \mathrm{~V}_{\text {RMS }}$
Figure 75. ADC Output FFT for Figure 73

### 9.2.2 Single-Supply, 16-Bit, 1-MSPS, Multiplexed, SAR ADC Driver

In order to operate a high-resolution, 16-bit ADC at its maximum throughput, the full-scale voltage step must settle to better than 16 -bit accuracy at the ADC inputs within the minimum specified acquisition time ( $\mathrm{t}_{\mathrm{ACQ}}$ ). This settling imposes very stringent requirements on the driver amplifier in terms of large-signal bandwidth, slew rate, and settling time. Figure 76 illustrates a typical multiplexed ADC driver application using the OPA625.


Figure 76. Single-Supply, 16-Bit, 1-MSPS, Multiplexed, SAR ADC Driver

### 9.2.2.1 Design Requirements

To optimize this circuit for performance, this design does not allow any large signal input transients at the inputs of the driver circuit for a small quiet-time period ( $\mathrm{t}_{\mathrm{QT}}$ ) towards the end of the previous conversion. The input step voltage can appear anytime from the beginning of conversion (CONVST rising edge) until the elapse of a half cycle time ( $0.5 \times \mathrm{t}_{\mathrm{CYC}}$ ). This timing constraint on the input step allows a minimum setting time of ( $\mathrm{t}_{\mathrm{QT}}+\mathrm{t}_{\mathrm{ACQ}}$ ) for the ADC input to settle within the required accuracy, in the worst-case scenario. This provides more time for the amplifier's output to slew and settle within the required accuracy before the next conversion starts. Figure 77 illustrates this timing sequence.


Figure 77. Timing Diagram for Input Signals

### 9.2.2.2 Detailed Design Procedure

An ADC input driver circuit mainly consists of two parts: a driving amplifier and a fly-wheel RC filter. The amplifier is used for signal conditioning of the input voltage and its low output impedance provides a buffer between the signal source and the ADC input. The RC filter helps attenuate the sampling charge-injection from the switchedcapacitor input stage of the ADC as well as acts as an anti-aliasing filter to band-limit the wideband noise contributed by the front-end circuit. The design of the ADC input driver involves optimizing the bandwidth of the circuit, driven primarily by the following requirements:

- The $\mathrm{R}_{\mathrm{FLT}} \mathrm{C}_{\text {FLT }}$ filter bandwidth should be low to band-limit the noise fed into the input of the ADC thereby increasing the signal-to-noise ratio (SNR) of the system.
- The overall system bandwidth should be large enough to accommodate optimal settling of the input signal at the ADC input before the start of conversion.
$\mathrm{C}_{\text {FLT }}$ is chosen based upon Equation $7 . \mathrm{C}_{\text {FLT }}$ is chosen to be 1 nF .

$$
\begin{equation*}
\mathrm{C}_{\mathrm{FLT}} \geq 15 \times \mathrm{C}_{\mathrm{SH}} \tag{7}
\end{equation*}
$$

Connecting a $1-\mathrm{nF}$ capacitor directly to the output of the OPA625 would degrade the OPA625 phase margin and result in stability and setting time problems. To properly drive the $1-\mathrm{nF}$ capacitor, a series resistor, $\mathrm{R}_{\mathrm{FLT}}$, is used to isolate the capacitor, $\mathrm{C}_{\mathrm{FLT}}$, from the OPA625. $\mathrm{R}_{\mathrm{FLT}}$ must be sized based upon several constraints. To determination a suitable value for $\mathrm{R}_{\mathrm{FLT}}$, the system designer must consider the impact upon the THD due to the voltage divider effect from $\mathrm{R}_{\mathrm{FLT}}$ reacting with the switch resistance, $\mathrm{R}_{\mathrm{SW}}$, of the ADC input circuit as well as the impact of the output impedance upon amplifier stability. In this example $12.4-\Omega$ resistors are selected. In this design example, Figure 15 can be used to estimate a suitable value for $R_{\text {ISO }}$. $R_{\text {ISO }}$ represents the total resistance in series with $\mathrm{C}_{\mathrm{FLT}}$, which in this example is equivalent to $2 \times \mathrm{R}_{\mathrm{FLT}}$.

TIPrecision
Designs

For step-by-step design procedure, circuit schematics, bill of materials, printed circuit board (PCB) files,
simulation results, and test results, refer to TI Precision Design, TIDU012, "Power-optimized 16-bit 1MSP Data Acquisition Block for Lowest Distortion and Noise Reference Design".

### 9.2.2.3 Application Curves

Figure 78 illustrates the performance of the circuit shown in Figure 76.


Figure 78. Positive Transient Response for Figure 76


Figure 79. Negative Transient Response for Figure 76

## 10 Power Supply Recommendations

The OPAx625 is specified for operation from 2.7 V to $5.5 \mathrm{~V}( \pm 1.35 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$ ); many specifications apply from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the Typical Characteristics. Place bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see the Layout section.

## CAUTION

Supply voltages larger than 6 V can cause permanent damage to the device. See to the Absolute Maximum Ratings section.

## 11 Layout

### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Use bypass capacitors to reduce the noise coupled from the power supply. Connect low ESR, ceramic, bypass capacitors between the power supply pins ( $\mathrm{V}_{+}$and $\mathrm{V}_{-}$) and the ground plane. Place the bypass capacitors as close to the device as possible with the $100-\mathrm{nF}$ capacitor closest to the device, as indicated in Figure 80. For single-supply applications, bypass capacitors on the V - pin are not required.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. For more detailed information refer to SLOA089, Circuit Board Layout Techniques.
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Minimize parasitic coupling between +IN and OUT for best ac performance.
- Place the external components as close to the device as possible. As shown in Figure 80, keeping RF, CF, and RG close to the inverting input will minimize parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, bake the PCB assembly to remove moisture introduced into the device packaging during the cleaning process. A low-temperature, post-cleaning bake at $85^{\circ} \mathrm{C}$ for 30 minutes is sufficient for most circumstances.
www.ti.com


### 11.2 Layout Example



Figure 80. PCB Layout Example

## 12 Device and Documentation Support

### 12.1 Device Support

### 12.1.1 Development Support

### 12.1.1.1 TINA-TITM (Free Software Download)

TINA ${ }^{\text {TM }}$ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.
Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

### 12.1.1.2 TI Precision Designs

TI Precision Designs are available online at http://www.ti.com/ww/en/analog/precision-designs/. Tl Precision Designs are analog solutions created by Tl's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

### 12.2 Documentation Support

### 12.2.1 Related Documentation

16-Bit, 1MSPS Multiplexed Data Acquisition Reference Design Guide, TIDUAD9

### 12.3 Related Links

Table 1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 1. Related Links

| PARTS | PRODUCT FOLDER | SAMPLE \& BUY | TECHNICAL <br> DOCUMENTS |  <br> SOFTWARE |  <br> COMMUNITY |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OPA625 | Click here | Click here | Click here | Click here | Click here |
| OPA2625 | Click here | Click here | Click here | Click here | Click here |

### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided AS IS by the respective contributors. They do not constitute TI specifications and do not necessarily reflect Tl's views; see TI's Terms of Use.
TI E2E ${ }^{\text {TM }}$ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.5 Trademarks

E2E is a trademark of Texas Instruments.
TINA-TI is a trademark of Texas Instruments, Inc and DesignSoft, Inc.
TINA is a trademark of DesignSoft, Inc.
All other trademarks are the property of their respective owners.

### 12.6 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.7 Glossary

SLYZ022 - TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA2625IDGSR | ACTIVE | VSSOP | DGS | 10 | 2500 | RoHS \& Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 2625 | Samples |
| OPA2625IDGST | ACTIVE | VSSOP | DGS | 10 | 250 | RoHS \& Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 2625 | Samples |
| OPA625IDBVR | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 0625 | Samples |
| OPA625IDBVT | ACTIVE | SOT-23 | DBV | 6 | 250 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 0625 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000$ ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA2625IDGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| OPA2625IDGST | VSSOP | DGS | 10 | 250 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| OPA625IDBVR | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 |
| OPA625IDBVT | SOT-23 | DBV | 6 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 |


*All dimensions are nomina

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA2625IDGSR | VSSOP | DGS | 10 | 2500 | 366.0 | 364.0 | 50.0 |
| OPA2625IDGST | VSSOP | DGS | 10 | 250 | 366.0 | 364.0 | 50.0 |
| OPA625IDBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 |
| OPA625IDBVT | SOT-23 | DBV | 6 | 250 | 180.0 | 180.0 | 18.0 |



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187, variation BA.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL SCALE:10X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.


## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
4. Leads $1,2,3$ may be wider than leads $4,5,6$ for package orientation.
5. Refernce JEDEC MO-178.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:15X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to TI's Terms of Sale (https:www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

