

Sample &

Buy



#### ALM2402-Q1

SLOS912D - FEBRUARY 2015-REVISED JULY 2015

### ALM2402-Q1 Dual Op-amp with High Current Output

Technical

Documents

#### 1 Features

- High Output Current Drive: 400 mA Continuous (Per Channel)
  - Op-amp With Discrete Power Boost Buffer Replacement
- Wide Supply Range for Both Supplies (up to 16 V)
- **Over Temperature Shutdown**
- **Current Limit**
- Shutdown Pin for Low Iq Applications
- Stable with Large Capacitive Loads (up to 3 µF)
- Zero Crossover Distortion
- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results: .
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
  - Device HBM Classification Level H2 (DRR)
  - Device CDM Classification Level C5 (DRR)
- Low Offset Voltage: 1 mV (typ)
- Internal RF/EMI Filter
- Available in 3.00 mm x 3.00 mm 12 Pin WSON (DRR) With Thermal Pad

#### 2 Applications

- Large Capacitive Loads
  - Cable Shields
  - **Reference Buffers**
  - Power-FET/IGBT Gates
  - Super Caps \_
- Tracking LDO
- Inductive Loads
  - Resolvers
  - **Bipolar DC & Servo Motors**
  - Solenoids & Valves

#### 4 Simplified Schematic



#### 3 Description

Tools &

Software

The ALM2402-Q1 is a dual high voltage, high current op-amp with protection features that are optimal for driving low impedances and/or high ESR capacitive loads. ALM2402-Q1 operates with single or split power supplies from 5.0 V to 16 V and can output up to 400 mA DC.

Support &

Community

20

Each op-amp includes over-temperature flag/shutdown. It also includes separate supply pins for each output stage that allow the user to apply a lower voltage on the output to limit the Voh and henceforth the on-chip power dissipation.

The ALM2402 is packaged in a 12 pin leadless DRR package and 14 pin leaded HTSSOP (preview). Both include a thermally conductive power pad that facilitates heat sinking. The very low thermal impedance of these packages enable optimal current drive with minimal die temperature increase. Providing customers with the ability to drive high currents in harsh temperature conditions. Maximum power dissipation can be determined in the figure below.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE BODY SIZE ( |                   |
|-------------|---------------------|-------------------|
| AL M2402 01 | SON (12)            | 3.00 mm x 3.00 mm |
| ALM2402-Q1  | HTSSOP (14)         | 5.00 mm x 4.40 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Maximum Power Dissipation vs Temperature**





Copyright © 2015, Texas Instruments Incorporated

Table of Contents

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Sim  | plified Schematic1                 |
| 5 | Rev  | ision History 2                    |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | Thermal Information 4              |
|   | 7.3  | ESD Ratings 4                      |
|   | 7.4  | Recommended Operating Conditions 5 |
|   | 7.5  | Electrical Characteristics 5       |
|   | 7.6  | AC Characteristics 5               |
|   | 7.7  | Typical Characteristics 6          |
| 8 | Deta | ailed Description 10               |
|   | 8.1  | Overview 10                        |
|   |      |                                    |

|    | 8.2  | Functional Block Diagram          | 10 |
|----|------|-----------------------------------|----|
|    | 8.3  | Feature Description               | 11 |
|    | 8.4  | Device Functional Modes           | 13 |
| 9  | App  | ications and Implementation       | 13 |
|    | 9.1  | Application Information           | 13 |
|    | 9.2  | Typical Application               | 15 |
| 10 |      | er Supply Recommendations         |    |
| 11 | Laye | out                               | 21 |
|    | 11.1 | Layout Guidelines                 | 21 |
|    | 11.2 | Layout Example                    | 21 |
| 12 | Dev  | ice and Documentation Support     | 22 |
|    | 12.1 | Community Resources               | 22 |
|    |      | Trademarks                        |    |
|    | 12.3 | Electrostatic Discharge Caution   | 22 |
|    | 12.4 | Glossary                          | 22 |
| 13 | Mec  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 22 |
|    |      |                                   |    |

#### 5 Revision History

2

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision C (June 2015) to Revision D | Page |
|----|--------------------------------------------------|------|
| •  | Added package corresponding to ESD level         | 1    |
| •  | Removed HTSSOP preview status                    | 3    |
| •  | Added thermal metrics for PWP                    | 4    |
| •  | Added CDM value for PWP                          | 4    |

#### Changes from Revision B (May 2015) to Revision C

Submit Documentation Feedback

| • | Changed DRR to industry standard SON.                    | 1  |
|---|----------------------------------------------------------|----|
| • | Changed document wording to remove the word "guarantee." | 11 |
| • | Updated Resolver Application Graphic.                    | 15 |

| Changes from Revision A (April 2015) to Revision B         | Page |
|------------------------------------------------------------|------|
| Fixed HBM Classification typo from "Level 2" to "Level H2" |      |
| Changes from Original (February 2015) to Revision A        | Page |
| Initial release of full version document.                  |      |



www.ti.com

Page



#### 6 Pin Configuration and Functions



It is recommended to connect the Exposed Pad to ground for best thermal performance. Must not be connected to any other pin than ground. However, it can be left floating.

| PIN       |         |        |              |                                                                            |
|-----------|---------|--------|--------------|----------------------------------------------------------------------------|
|           | DDR     | R PWP  | I/O          | DESCRIPTION                                                                |
| NAME      | NO. NO. |        |              |                                                                            |
| IN(X)+    | 2, 4    | 2, 4   | Input        | non-inverting op amp input terminal                                        |
| IN(X)-    | 1, 5    | 1, 5   | Input        | inverting op amp input terminal                                            |
| OUT(X)    | 11, 7   | 13, 9  | Output       | Op amp output                                                              |
| OTF/SH_DN | 3       | 3      | Input/output | Over temperature flag and Shutdown (see Table 1 for truth table)           |
| VCC_O(X)  | 8, 10   | 10, 12 | Input        | Output stage supply pin                                                    |
| VCC       | 9       | 11     | Input        | Gain stage supply pin                                                      |
| GND       | 6, 12   | 14     | Input        | Ground pin (Both ground pins must be used and connected together on board) |
| NC        | N/A     | 7, 8   | N/A          | No Internal Connection (do no connect)                                     |

#### **Pin Functions**



#### 7 Specifications

#### 7.1 Absolute Maximum Ratings<sup>(1)</sup>

at 25°C free-air temperature (unless otherwise noted)

|                      |                                                           | MIN  | MAX                   | UNIT |
|----------------------|-----------------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>      | Supply Voltage                                            | -0.3 | 18                    | V    |
| V <sub>CC_(OX)</sub> | Output supply voltage <sup>(2)</sup>                      | -0.3 | 18                    | V    |
| V <sub>OUT(X)</sub>  | Opamp voltage <sup>(2)</sup>                              | -0.3 | 18                    | V    |
| V <sub>IN(X)</sub>   | Positive and negative input to GND voltage <sup>(2)</sup> | -0.3 | 18                    | V    |
| I <sub>OTF</sub>     | Over Temperature Flag pin maximum Current                 |      | 20                    | mA   |
| V <sub>OTF</sub>     | Over Temperature Flag pin maximum Voltage                 | 0    | 7                     | V    |
| I <sub>SC</sub>      | Continuous output short current per opamp                 |      | Internally<br>Limited | mA   |
|                      |                                                           |      | Figure 6              |      |
| T <sub>A</sub>       | Operating free-air temperature range                      | -40  | 125                   | °C   |
| TJ                   | Operating virtual junction temperature <sup>(3)</sup>     | -40  | 150                   | °C   |
| T <sub>stg</sub>     | Storage temperature range                                 | -65  | 150                   | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2)

All voltage values are with respect to the GND/substrate terminal, unless otherwise noted. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability. (3)

#### 7.2 Thermal Information

|                         |                                              | ALM2      | ALM2402Q1    |      |  |  |
|-------------------------|----------------------------------------------|-----------|--------------|------|--|--|
|                         | THERMAL METRIC <sup>(1)</sup>                | DRR (SON) | PWP (HTSSOP) | UNIT |  |  |
|                         |                                              | 12 Pins   | 14 Pins      |      |  |  |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 39.2      | 46.5         | °C/W |  |  |
| $\theta_{JCtop}$        | Junction-to-case (top) thermal resistance    | 34.5      | 33.0         | °C/W |  |  |
| $\theta_{JB}$           | Junction-to-board thermal resistance         | 15.0      | 27.6         | °C/W |  |  |
| $\Psi_{JT}$             | Junction-to-top characterization parameter   | 0.3       | 1.5          | °C/W |  |  |
| $\Psi_{JB}$             | Junction-to-board characterization parameter | 15.2      | 27.4         | °C/W |  |  |
| $\theta_{\text{JCbot}}$ | Junction-to-case (bottom) thermal resistance | 4.2       | 2.2          | °C/W |  |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 7.3 ESD Ratings

|                    |                         |                                                                   |     | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|-----|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> |     | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-       | DRR | ±750  | V    |
|                    |                         | C101 <sup>(2)</sup>                                               | PWP | ±250  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with (2)less than 250-V CDM is possible with the necessary precautions.



000

#### 7.4 Recommended Operating Conditions

|                                 |                                                             | MIN | MAX  | UNIT |  |
|---------------------------------|-------------------------------------------------------------|-----|------|------|--|
| Tj                              | Junction Temperature                                        | -40 | 150  | •    |  |
| T <sub>A</sub>                  | Ambient Temperature                                         | -40 | 125  | °C   |  |
| ı (1)                           | Continuous output current (sourcing)                        |     | 400  |      |  |
| I <sub>OUT</sub> <sup>(1)</sup> | Continuous output current (sinking)                         |     | 400  | mA   |  |
| V <sub>IH_OTF</sub>             | OTF input high voltage (Opamp "On" or full operation state) | 1.0 |      |      |  |
| V <sub>IL_OTF</sub>             | OTF input low voltage (Opamp "Off" or shutdown state)       |     | 0.35 |      |  |
| V <sub>IN(X)</sub>              | Positive and negative input to GND voltage                  | 0   | 7    | V    |  |
| V <sub>OTF</sub>                | Over Temperature Flag pin maximum Voltage                   | 2   | 5    | V    |  |
| V <sub>CC</sub>                 | Input Vcc                                                   | 4.5 | 16   |      |  |
| V <sub>CC_O(X)</sub>            | Output Vcc                                                  | 3   | 16   |      |  |

(1) Current Limit must taken into consideration when choosing maximum output current

#### 7.5 Electrical Characteristics

 $V_{OTF} = 5 \text{ V}, V_{CC} = V_{CC_O1} = V_{CC_O2} = 5 \text{ V}$  and 12 V;  $T_A = -40^{\circ}\text{C}$  to 125°C; Typical Values at  $T_A = 25^{\circ}\text{C}$ , unless otherwise noted

|                     | PARAMETER                                                 | TEST CONDITION                                                                 | NS                           | MIN  | TYP                | MAX     | UNIT |
|---------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------|------|--------------------|---------|------|
| V <sub>IO</sub>     | Input Offset Voltage (1)                                  | $V_{ICM} = Vcc/2, R_L = 10 \text{ k}\Omega$                                    |                              |      | 1                  | 15      | mV   |
| I <sub>IB</sub>     | Input Bias Current <sup>(1)</sup>                         | V <sub>ICM</sub> = Vcc/2                                                       |                              |      | 1.5                | 100     | nA   |
| I <sub>IOS</sub>    | Input Offset Current (1)                                  | V <sub>ICM</sub> = Vcc/2                                                       |                              |      |                    | 30      | nA   |
| M                   | Input Common Mode Range <sup>(1)</sup>                    | V <sub>CC</sub> = 5.0                                                          |                              | 0.2  |                    | Vcc-1.2 | V    |
| V <sub>ICM</sub>    |                                                           | V <sub>CC</sub> = 12.0 V                                                       |                              | 0.2  |                    | 7       |      |
|                     | Total Supply Current (both                                | $I_{O} = 0 A$                                                                  |                              |      | 5                  | 15      | mA   |
| I <sub>CC</sub>     | amplifiers) <sup>(1)</sup>                                | $V_{OTF} = 0V$                                                                 |                              |      | 0.5 <sup>(2)</sup> |         |      |
|                     | Positive Output Swing                                     | $V_{CC} = V_{CC_O(X)} = 5.0 \text{ V}; V_{ICM} = Vcc/2;$                       | I <sub>SINK</sub> = 200 mA   | 4.7  | 4.87               |         | V    |
| Vo                  |                                                           | $V_{ID} = 100 \text{ mV}$                                                      | I <sub>SINK</sub> = 100 mA   | 4.85 | 4.94               |         |      |
|                     | Negative Output Swing                                     | $V_{CC} = V_{CC_O(X)} = 5.0 \text{ V}; V_{ICM} = Vcc/2;$                       | I <sub>SOURCE</sub> = 200 mA |      | 200                | 425     | mV   |
|                     |                                                           | $V_{ID} = 100 \text{ mV}$                                                      | I <sub>SOURCE</sub> = 100 mA |      | 100                | 200     | )0   |
| OTF                 | Over Temp. Fault and Shutdown <sup>(3)</sup>              |                                                                                |                              | 157  | 165                | 175     | °C   |
| V <sub>OL_OTF</sub> | Over Temp. Fault low voltage                              | Rpullup = 2.5 k $\Omega$ , Vpullup = 5.0 V                                     |                              |      |                    | 450     | mV   |
|                     | Short to Supply Limit (low-side limit) <sup>(4)</sup>     |                                                                                |                              |      | 550                |         | mA   |
| I <sub>LIMIT</sub>  | Short to Ground Limit (high-side limit) <sup>(1)(4)</sup> |                                                                                |                              |      | 750                |         |      |
| PSRR                | Power Supply Rejection Ratio <sup>(1)</sup>               | $V_{CC}$ = 5.0 V to 12 V, $R_L$ = 10 kΩ, $V_{ICM}$ = Vcc/2, $V_O$ = Vcc/2      |                              | 65   | 90                 |         | dB   |
| CMRR                | Common Mode Rejection<br>Ratio <sup>(1)</sup>             | $V_{ICM}$ = $V_{ICM}(min)$ to $V_{ICM}(max),$ R_ = 10 k\Omega, $V_{O}$ = Vcc/2 |                              | 45   | 90                 |         | dB   |
| A <sub>VD</sub>     | DC Voltage Gain <sup>(1)</sup>                            | RL = 10 kΩ, $V_{ICM}$ = Vcc/2, $V_O$ = 0.3 V                                   | to Vcc-1.5                   | 70   | 90                 |         | dB   |

(1) Tested and verified in closed loop negative feedback configuration.

(2) Verified by design.

Please see refer to *Absolute Maximum Ratings* table for maximum junction temperature recommendations. This is the static current limit. It can be temporarily higher in applications due to internal propagation delay. (3) (4)

#### 7.6 AC Characteristics

 $T_{J}=-40^{\circ}C \text{ to } 125^{\circ}C; \text{ Typical Values at } T_{A}=T_{J}=25^{\circ}C; \text{ } V_{CC}=V_{CC\_O1}=V_{CC\_O2}=5.0 \text{ V and } 12 \text{ V}; \text{ } V_{ICM}=V_{CC}/2 \text{ } V_{CC}=V_{CC\_O2}=5.0 \text{ V and } 12 \text{ V}; \text{ } V_{ICM}=V_{CC}/2 \text{ } V_{CC}=V_{CC\_O2}=5.0 \text{ V and } 12 \text{ V}; \text{ } V_{ICM}=V_{CC}/2 \text{ } V_{CC}=V_{CC\_O2}=5.0 \text{ V and } 12 \text{ V}; \text{ } V_{ICM}=V_{CC}/2 \text{ } V_{CC}=V_{CC\_O2}=5.0 \text{ V and } 12 \text{ } V; \text{ } V_{ICM}=V_{CC}/2 \text{ } V_{CC}=V_{CC\_O2}=5.0 \text{ } V_{CC}=V_{CC}=V_{CC\_O2}=5.0 \text{ } V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=V_{CC}=$ 

|                | PARAMETER                         | TEST CONDITIONS                                                                           | MIN | TYP  | MAX | UNIT   |
|----------------|-----------------------------------|-------------------------------------------------------------------------------------------|-----|------|-----|--------|
| GBW            | Gain Bandwidth                    | $C_L$ =15 pF $R_L$ =10 k $\Omega$                                                         |     | 600  |     | KHz    |
| PM             | Phase Margin                      | $C_L=200 \text{ nF } R_L=50 \Omega$                                                       |     | 50   |     | 0      |
| GM             | Gain Margin                       | $C_L=200 \text{ nF } R_L=50 \Omega$                                                       |     | 17   |     | dB     |
| SR             | Slew Rate                         | G = +1; C <sub>L</sub> =50 pF; 3 V step                                                   |     | 0.17 |     | V/us   |
| THD + N        | Total Harmonic Distortion + Noise | $A_V$ = 2 V/V, $R_L$ = 100 $\Omega,$ Vo = 8 Vpp, Vcc = 12 V, F = 1 kHz, $V_{ICM}$ = Vcc/2 |     | -80  |     | dB     |
| e <sub>n</sub> | Input Voltage Noise Density       | $Vcc = 5 V, F = 1kHz, V_{ICM} = Vcc/2$                                                    |     | 110  |     | nV/√HZ |

Copyright © 2015, Texas Instruments Incorporated

Submit Documentation Feedback 5 SLOS912D -FEBRUARY 2015-REVISED JULY 2015

NSTRUMENTS

www.ti.com

**EXAS** 

#### 7.7 Typical Characteristics

 $T_A$ = 25°C and  $V_{CC}$  =  $V_{CC_O(X)}$ 





#### **Typical Characteristics (continued)**



Figure 12. PSRR vs. Frequency

Figure 11. CMRR vs. Frequency

### **Typical Characteristics (continued)**

 $T_A$ = 25°C and  $V_{CC} = V_{C\underline{C}_{-O(X)}}$ 





#### **Typical Characteristics (continued)**





TEXAS INSTRUMENTS

www.ti.com

#### 8 Detailed Description

#### 8.1 Overview

ALM2402Q1 is a dual power opamp with features and performance that makes it preferable in many applications. Its high voltage tolerance, low offset and drift are ideal in sensing applications. While its current limiting and over temperature detection allows it to be very robust in applications that drive analog signal off of the PCB and on to wires that are susceptible to faults from the outside world.

This device is optimal for applications that require high amounts of power. Its rail to rail output, enabled by the low Rdson PMOS and NMOS transistors, keeps the power dissipation low. The small 3.00 mm x 3.00 mm DRR package with its thermal pad and low  $\theta_{JA}$  also allows users to deliver high currents to loads.

Other key features this device offers is its separate output driver supply (for external high-side current limit adjustability), wide stability range (with good phase margin up to 1  $\mu$ F) and shutdown capability (for applications that need low lcc).

#### 8.2 Functional Block Diagram



Figure 23. Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 OTF/SH\_DN

The OTF/SH\_DN pin is a bidirectional pin that will allow the user to put both opamps in to a low lq state (< 500  $\mu$ A) when forced low or below V<sub>IL\_OTF</sub>. Due to this pin being bidirectional and it's Enable/Disable functionality, it must be pulled high or above V<sub>IH\_OTF</sub> through a pull-up resistor in order for the opamp to function properly or within the specifications, see *Electrical Characteristics*.

When the junction temperature of ALM2402Q1 crosses the limits specified in *Electrical Characteristics*, the OTF/SH\_DN pin will go low to alert the application that the both output have turned off due to an over temperature event. Also, the OTF pin will go low if VCC\_O1 and VCC\_O2 are 0 V.

When OTF/SH\_DN is pulled low and the opamps are shutdown, the opamps will be in open-loop even when there is negative feedback applied. This is due to the loss of open loop gain in the opamps when the biasing is disabled. Please see *Open Loop and Closed Loop* for more detail on open and close loop considerations.

#### 8.3.2 Supply Voltage

ALM2402Q1 uses three power rails. VCC powers the opamp signal path (OTA) and protection circuitry and VCC\_O1 and VCC\_O2 power the output high side driver. Each supply can operate at separate voltages levels (higher or lower). The min and max values listed in *Electrical Characteristics* table are voltages that will enable ALM2402Q1 to properly function at or near the specification listed in *Electrical Characteristics* table. The specifications listed in this table are verified by design for 5 V and 12 V.

#### 8.3.3 Current Limit and Short Circuit Protection

Each opamp in ALM2402Q1 has seperate internal current limiting for the PMOS (high-side) and NMOS (lowside) output transistors. If the output is shorted to ground then the PMOS (high-side) current limit is activated and will limit the current to 750 mA nominally (see *Electrical Characteristics*) or to values shown in Figure 6 over temperature. If the output is shorted to supply then the NMOS (low-side) current limit is activated and will limit the current to 550 mA nominally (see *Electrical Characteristics*) or to values shown in Figure 5 over temperature. The current limit value decreases with increasing temperature due to the temperature coefficient of a base-emitter junction voltage. Similarly, the current limit value increases at low temperatures.

A programmable current limit for short to ground scenarios can be achieved by adding resistance between  $VCC_O(X)$  and the supply (or battery).

When current is limited, the safe limits for the die temperature (see *Recommended Operating Conditions* and *Absolute Maximum Ratings*) must be taken in to account. With too much power dissipation, the die temperature can surpass the thermal shutdown limits and the opamp will shutdown and reactivate once the die has fallen below thermal limits. However, it is not recommended to continuously operate the device in thermal hysteresis for long periods of time (see *Absolute Maximum Ratings*).

#### 8.3.4 Input Common Mode Range and Overvoltage Clamps

ALM2402Q1's input common mode range is between 0.2 V and VCC-1.2 V (see *Electrical Characteristics*). Staying withing this range will allow the opamps to perform and operate within the specification listed in *Electrical Characteristics*. Operating beyond these limits can cause distortion and non-linearities.

In order for the inputs to tolerate high voltages in the event of a short to supply, zener diodes have been added (see Figure 24). The current into this zener is limited via internal resistors. When operating near or above the zener voltage (7 V), the additional voltage gain error caused by the mismatch in internal resistors must be taken in to account. In unity gain, the opamp will force both gate voltages to be equal to the zener voltage on the positive input pin and ideally both zeners will sink the same amount of current and force the output voltage to be equal to Vin. In reality,  $R_N$  and  $R_P$  and  $V_Z$  between both zener diodes do not perfectly match and have some % difference between their values. This leads to the output being Vo = Vin × ( $\Delta R + \Delta V_Z$ ).

TEXAS INSTRUMENTS

www.ti.com

#### Feature Description (continued)



Figure 24. Schematic Including Input Clamps

#### 8.3.5 Thermal Shutdown

If the die temperature exceeds safe limits, all outputs will be disabled, and the OTF/SH\_DN pin will be driven low. Once the die temperature has fallen to a safe level, operation will automatically resume. The OTF/SH\_DN pin will be released after operation has resumed.

When operating the die at a high temperature, the opamp will toggle on and off between the thermal shutdown hysteresis. In this event the safe limits for the die temperature (see *Recommended Operating Conditions* and *Thermal Information*) must be taken in to account. It is not recommended to continuously operate the device in thermal hysteresis for long periods of time (see *Recommended Operating Conditions*).

#### 8.3.6 Output Stage

Designed as a high voltage, high current operational amplifier, the ALM2402Q1 device delivers a robust output drive capability. A class AB output stage with common-source transistors is used to achieve full rail-to-rail output swing capability. For resistive loads up to 10 k $\Omega$ , the output swings typically to within 5 mV of either supply rail regardless of the power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the rails; refer to the graphs in *Typical Characteristics* section.

Each output transistor has internal reverse diodes between drain and source that will conduct if the output is forced higher than the supply or lower than ground (reverse current flow). Users may choose to use these as fly-back protection in inductive load driving applications. Figure 7 show I-V characteristics of both diodes. It is recommended to limit the use of these diodes to pulsed operation to minimize junction temperature overheating due to  $(V_F \times I_F)$ . Internal current limiting circuitry will not operate when current is flown in the reverse direction and the reverse diodes are active.



## Feature Description (continued)

#### 8.3.7 EMI Susceptibility and Input Filtering

Op-amps vary with regard to the susceptibility of the device to electromagnetic interference (EMI). If conducted EMI enters the op-amp, the dc offset observed at the amplifier output may shift from the nominal value while EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. While all op-amp pin functions can be affected by EMI, the signal input pins are likely to be the most susceptible. The ALM2402Q1 device incorporates an internal input low-pass filter that reduces the amplifiers response to EMI. Both common-mode and differential mode filtering are provided by this filter.

Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 990 MHz. The EMI rejection ratio (EMIRR) metric allows op-amps to be directly compared by the EMI immunity. Figure 22 shows the results of this testing on the ALM2402Q1 device. Detailed information can also be found in the application report, EMI Rejection Ratio of Operational Amplifiers (SBOA128), available for download from www.ti.com.

#### 8.4 Device Functional Modes

#### 8.4.1 Open Loop and Closed Loop

Due to its very high open loop DC gain, the ALM2402Q1 will function as a comparator in open loop for most applications. As noted in *Electrical Characteristics* table, the majority of electrical characteristics are verified in negative feedback, closed loop configurations. Certain DC electrical characteristics, like offset, may have a higher drift across temperature and lifetime when continuously operated in open loop over the lifetime of the device.

#### 8.4.2 Shutdown

When the OTF/SH\_DN pin is left floating or is grounded, the op amp will shutdown to a low lq state and will not operate. The op amp outputs will go to a high impedance state. See the OTF/SH\_DN section for more detailed information on OTF/SH\_DN pin.

#### Table 1. Shutdown Truth Table

|           | Logic State                                            | Opamp State             |  |  |  |  |
|-----------|--------------------------------------------------------|-------------------------|--|--|--|--|
|           | High ( > VIH_OTF see Recommended Operating Conditions) | Operating               |  |  |  |  |
| OTF/SH_DN | Low ( < VIL_OTF see Recommended Operating Conditions)  | Shutdown (low lq state) |  |  |  |  |

#### 9 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

ALM2402Q1 is a dual power op amp with performance and protection features that are optimal for many applications. As it is an op amp, there are many general design consideration that must taken into account. Below will describe what to consider for most closed loop applications and gives a specific example of ALM2402Q1 being used in a motor drive application.

#### 9.1.1 Capacitive Load and Stability

The ALM2402Q1 device is designed to be used in applications where driving a capacitive load is required. As with all op-amps, specific instances can occur where the ALM2402Q1 device can become unstable. The particular op-amp circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An op-amp in the unity-gain (1 V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated

Copyright © 2015, Texas Instruments Incorporated



#### **Application Information (continued)**

at a higher noise gain. The capacitive load, in conjunction with the op-amp output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases. When operating in the unity-gain configuration, the ALM2402Q1 device remains stable with a pure capacitive load up to approximately 3  $\mu$ F. The equivalent series resistance (ESR) of some very large capacitors (CL greater than 1  $\mu$ F) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains.

One technique for increasing the capacitive load drive capability of the amplifier operating in a unity-gain configuration is to insert a small resistor, typically 100 m $\Omega$  to 10  $\Omega$ , in series with the output (R<sub>S</sub>), as shown in Figure 25. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads.



Figure 25. Capacitive Load Drive

Below are application curves displaying the step response of the above configuration with CL = 2.2  $\mu$ F, R<sub>L</sub> = 10 M $\Omega$  and R<sub>L</sub> = 100  $\Omega$ . Displaying the ALM2402Q1's good stability performance with big capacitive loads.





#### 9.2 Typical Application



Figure 28. ALM2402Q1 in Resolver Application

High power AC and BLDC motor drive applications need angular and position feedback in order to efficiently and accurately drive the motor. Position feedback can be achieved by using optical encoders, hall sensors or resolvers. Resolvers are the go to choice when environmental or longevity requirements are challenging and extensive.

A resolver acts like a transformer with one primary coil and two secondary coils. The primary coil, or excitation coil, is located on the rotor of the resolver. As the rotor of the resolver spins, the excitation coil induces a current into the sine and cosine sensing coils. These coils are oriented 90 degrees from one another and produce a vector position read by the resolver to digital converter chip.

Resolver excitation coils can have a very low DC resistance (< 100  $\Omega$ ), causing need for a sink and a source of up to 200 mA from the excitation driver. The ALM2402Q1 can source and sink this current while providing current limiting and thermal shutdown protection. Incorporating these protections in a resolver design can increase the life of the end product.

The fundamental design steps and ALM2402Q1 benefits shown in this application example can be applied to other inductive load applications like DC and servo motors. For more information on other applications that ALM2402Q1 offers a solution for, see (SLVA696), which is available for download from www.ti.com.

Copyright © 2015, Texas Instruments Incorporated



#### Typical Application (continued)

#### 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 2 as the input parameters.

| DESIGN PARAMETER               | EXAMPLE VALUE    |  |  |  |  |  |  |  |
|--------------------------------|------------------|--|--|--|--|--|--|--|
| Ambient Temperature Range      | –40°C to 125°C   |  |  |  |  |  |  |  |
| Available Supply Voltages      | 12 V, 5 V, 3.3 V |  |  |  |  |  |  |  |
| EMC Capacitance (CL)           | 100 nF           |  |  |  |  |  |  |  |
| Excitation Input Voltage Range | 2 Vrms - 7 Vrms  |  |  |  |  |  |  |  |
| Excitation Frequency           | 10 kHz           |  |  |  |  |  |  |  |

#### Table 2. Design Parameters

#### 9.2.2 Detailed Design Procedure

When using ALM2402Q1 in a resolver application, determine:

- Resolver Excitation Input Impedance or Resistance and Inductance:  $Z_0 = 50 + j188$ ; (R = 50  $\Omega$  and L = 3 mH)
- Resolver Transformation Ration (V<sub>EXC</sub>/V<sub>SINCOS</sub>): 0.5 V/V at 10 kHz
- Package and θ<sub>JA</sub> : DRR, 39.2°C/W
- Opamp Maximum Junction Temperature: 150°C
- Opamp Bandwidth: 600 kHz

#### 9.2.2.1 Resolver Excitation Input (Opamp Output)

Like a transformer, a resolver needs an alternating current input to function properly. The resolver recieves alternating current from the primary coil (excitation input) and creates a multiple of it on the secondary sides (SIN, COS ports). When determining how to generate this alternating current, it is important to understand an opamp's ability or limitations. For the excitation input, the resolver input impedance, stability RMS voltage and desired frequency must be taken in to account.

#### 9.2.2.1.1 Excitation Voltage

For this example, the resolver impedance is specified between 2 Vrms and 7 Vrms up 20 kHz maximum frequency. Since the resolver attenuation is ~0.5 V/V and most data acquisition microelectronics run off of 5 V supply voltages, An excitation input of 6 Vpp (or 2.12 Vrms) will be chosen to give the output readout circuitry enough headroom to measure the secondary side outputs (~3 Vpp).

The excitation coil can be driven by a single-ended op amp output with the other side of the coil grounded or differentially as shown in Figure 28. Differential drive offers higher peak to peak voltage (double) on to the excitation coil, while not using up as much output voltage headroom from the op amp. Leading to lower distortion on the output signal.

Another consideration for excitation is op amp power dissipation. As described in *Power Dissipation and Thermal Reliability*, power dissipation from the op amp can be lowered by driving the output peak voltages close to the supply and ground voltages. With ALM2402Q1's very low  $V_{OH}/V_{OL}$ , this can be easily accomplished. See Figure 1 for  $V_{OH}/V_{OL}$  values with respect to output current and the *Output Stage* section for further description of the rail-rail output stage.

#### 9.2.2.1.2 Excitation Frequency

The excitation frequency is chosen based on the desired secondary side output signal resolution. As shown in Figure 34, the excitation signal is similar to a sampling pulse in ADCs, with the real information being in the envelope created by the rotor. With a GBW of 600 kHz, ALM2402Q1 has more than enough open loop gain at 10 kHz to create negligible closed loop gain error.

Along with GBW, ALM2402Q1 has optimal THD and SR performance (see *Typical Characteristics*) to achieve 6 Vpp (or 3 Vpp from each op amp). The signal integrity can also be observed in the *Typical Characteristics* section.



#### 9.2.2.1.3 Excitation Impedance

Knowledge of the primary side impedance is very important when choosing an op amp for this application. As

ALM2402-Q1

(1)

SLOS912D - FEBRUARY 2015-REVISED JULY 2015

shown below in Figure 29, the excitation coil looks like an inductance in series with a resistance. Many time these values aren't given and must by calculated from the Cartesian or polar form, as it is given as a function of frequency or phase angle. This calculation is a trivial task.

Once the coil resistance is determined, the maximum or peak-peak current needed from ALM2402Q1 can be determined by below:

$$I_{OUT} = \frac{V_{PP}}{R_{EXC}}$$

In this example the peak-peak output current equates to ~120 mA. Each op amp will handle the peak current, with one sinking max and the other sourcing. Knowledge of the op amp current is very important when determining ALM2402Q1's power dissipation. Which is discussed in the Power Dissipation and Thermal Reliability section.



Figure 29. Excitation Coil Implementation

The primary side of a resolver is inductive, but that typically is not all the op amps driving the coils. As shown in Figure 29, many times designers will add a resistor in series with a capacitor to eliminate crossover distortion. Which happens due to the biasing of BJTs in the discrete implementation. With ALM2402Q1's rail-rail output, this is rarely needed. This can be seen in the waveforms shown in the *Typical Characteristics* section.

It is also common practice to add EMC capacitors to the op amp outputs to help shield other devices on the PCB from the radiation created by the motor and resolver. When choosing C<sub>EMC</sub>, it is important to take the op amp's stability in to account. Since the ALM2402Q1 has a phase margin at and above 200 nF, no stability issues will be present for many typical C<sub>EMC</sub> values.

#### ALM2402-Q1

SLOS912D -FEBRUARY 2015-REVISED JULY 2015

TEXAS INSTRUMENTS

www.ti.com

#### 9.2.2.2 Resolver Output

As mentioned in the *Excitation Frequency* section, the excitation signal is similar to a sampling pulse in ADCs, with the real information being in the envelope created by the rotor. The equations below show the behavior of the sin and cos outputs. Whereby the excitation signal is attenuated and enveloped by the voltage created from the electromagnetic response of the rotating rotor. The resolver analog output to digital converter will filter out the excitation signal and process the sine and cosine angles produced by the rotor. Hence, signal integrity or the sine and cosine envelope is most important in resolver design and some trade-offs in signal integrity of the excitation signal can be made for cost or convenience. Many times users can use a square wave or sawtooth signal to accomplish excitation, as opposed to a sine wave.

$$V_{\text{EXC}} = V_{\text{PP}} \times \sin\left(2\pi ft\right)$$
(2)

$$V_{SIN} = I_{R} \times V_{PP} \times SIN(2\pi\pi) \times SIN(\theta)$$
(3)

$$V_{\text{COS}} = T_{\text{R}} \times V_{\text{PP}} \times \sin(2\pi ft) \times \cos(\theta)$$
(4)

#### 9.2.2.3 Power Dissipation and Thermal Reliability

Very critical aspects to many industrial and automotive applications are operating temperature and power dissipation. Resolvers are typically chosen over other position feedback techniques due to their sustainability and accuracy in harsh conditions and very high temperatures.

Along with the resolver, the electronics used in this system must be able to withstand these conditions. ALM2402Q1 is Q100 qualified and is able to operate at temperatures up to 125°C. To ensure that this device can withstand these temperatures, the internal power dissipation must be determined.

The total power dissipation from ALM2402Q1 in this application is the sum of the power from the input supply and output supplies.

$$P_{D} = P_{SS} + (P_{SSO} - P_{L})$$
(5)

As shown in the equation below.  $P_{SS}$  is a function of the internal supply and operating current of both op amps ( $I_{CC}$ ). With this op amp being CMOS, the ICC will not increase proportionally to the load like a BJT based design. It will stay close to the average value listed in *Electrical Characteristics*.

$$\mathsf{P}_{\mathsf{D}} = \mathsf{V}_{\mathsf{CC}} \times \mathsf{I}_{\mathsf{CC}} + \left(\mathsf{V}_{\mathsf{CCO}(\mathsf{X})} - \mathsf{V}_{\mathsf{OUT}}(\mathsf{RMS})\right) \times \mathsf{I}_{\mathsf{OUT}}(\mathsf{RMS})$$

For more information on this and calculating and measuring power dissipation with complex loads, please refer to (SBOA022), available for download from www.ti.com (6)

$$P_{\rm D} = 12 \text{ V} \times 5 \text{ mA} + \left(12 \text{ V} - \frac{3 \text{ V}}{\sqrt{2}}\right) \times \frac{60 \text{ mA}}{\sqrt{2}} = 480 \text{ mW}$$
<sup>(7)</sup>

As shown inFigure 30, the load current will flow out of one op amp, through the load and in to the other. Each opamp shares the same load at 180° phase difference. The PMOS and NMOS output transistors are resistive when driven near supply and ground. Operating the output voltage at a high percentage of the supply voltage will greatly limit the chip power dissipation. The *Typical Characteristics* section gives more information on the expected voltage drop, that can be used to determine the limits of V<sub>OUT</sub>.



(8)

(9)



Figure 30. ALM2402Q1 Current Flow

After the total power dissipation is determined, the junction temperature at the worst expected ampient temperature case must be determined. This can be determined by Equation 9 below or from Figure 31.

$$T_{J(MAX)} = P_D \times \Theta_{JA} + T_{A(MAX)}$$
$$T_{J(MAX)} = 480 \text{ mW} \times 39.2 \frac{^{\circ}\text{C}}{^{\circ}\text{M}} + 125^{\circ}\text{C} = 143.8^{\circ}\text{C}$$

· T

Where:

 $T_{J(MAX)}$  is the target maximum junction temperature.  $\rightarrow 150^{\circ}C$ 

 $T_A$  is the operating ambient temperature.  $\rightarrow$  125°C

 $\theta_{IA}$  is the package junction to ambient thermal resistance.  $\rightarrow$  39.2°C/W

For this example, the maximum junction temperature equates to ~144°C which is in the safe operating region, below the maximum junction temperature of 150°C. It is required to limit ALM2402Q1's die junction temperature to less than 150°C. Please see Absolute Maximum Ratings table for further detail.



Maximum power dissipation is a function of TJ(max), θJA, and TA. The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_{J(max)} - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.

#### Figure 31. Maximum Power Dissipation vs Temperature (DRR)

#### 9.2.2.3.1 Improving Package Thermal Performance

 $\theta_{JA}$  value depends on the PC board layout. An external heat sink and/or a cooling mechanism, like a cold air fan, can help reduce  $\theta_{JA}$  and thus improve device thermal capabilities. Refer to TI's design support web page at www.ti.com/thermal for a general guidance on improving device thermal performance.

ALM2402-Q1

SLOS912D - FEBRUARY 2015 - REVISED JULY 2015

STRUMENTS

www.ti.com

#### 9.2.3 Application Curves

Below is test data with ALM2402Q1 exciting TE Connectivity (V23401-D1001-B102) Hollow Shaft Resolver.



#### Table 3. Waveform Legend

#### **10** Power Supply Recommendations

The ALM2402Q1 device is recommended for continuous operation from 4.5 V to 16 V (±2.25 V to ±8.0 V) for Vcc and 3.0 V to 16V (±1.5 V to ±8.0 V) for Vcc\_o(x); many specifications apply from -40°C to 125°C. The Typical Characteristics presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

#### CAUTION

Supply voltages larger than 18 V can permanently damage the device (see Absolute maximum Ratings).

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. For more detailed information on bypass capacitor placement, refer to the Layout Guidelines section.



#### 11 Layout

#### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the
  operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance
  power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, refer to *Circuit Board Layout Techniques*, (SLOA089).
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.

#### 11.2 Layout Example

This layout does not verify optimum thermal impedance performance. Refer to TI's design support web page at www.ti.com/thermal for a general guidance on improving device thermal performance.



Figure 35. ALM2402Q1 Layout Example



#### **12 Device and Documentation Support**

#### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



25-Jan-2021

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| ALM2402QDRRRQ1   | ACTIVE        | WSON         | DRR                | 12   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | ALM24Q                  | Samples |
| ALM2402QPWPRQ1   | ACTIVE        | HTSSOP       | PWP                | 14   | 2000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 125   | ALM24Q                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### PACKAGE OPTION ADDENDUM

25-Jan-2021

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| * | *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | ALM2402QDRRRQ1              | WSON            | DRR                | 12 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
|   | ALM2402QPWPRQ1              | HTSSOP          | PWP                | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

### PACKAGE MATERIALS INFORMATION

25-Jan-2021



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ALM2402QDRRRQ1 | WSON         | DRR             | 12   | 3000 | 367.0       | 367.0      | 35.0        |
| ALM2402QPWPRQ1 | HTSSOP       | PWP             | 14   | 2000 | 350.0       | 350.0      | 43.0        |

### **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



### **DRR0012A**



### **PACKAGE OUTLINE**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing 2. This drawing is subject to change without notice.
  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



### **DRR0012A**

### **EXAMPLE BOARD LAYOUT**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



### **DRR0012A**

### **EXAMPLE STENCIL DESIGN**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### **PWP 14**

### **GENERIC PACKAGE VIEW**

### PowerPAD TSSOP - 1.2 mm max height

4.4 x 5.0, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





### **PWP0014H**

### **PACKAGE OUTLINE**

### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This drawing is not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
  5. Features may differ and may not be present.



### **PWP0014H**

### **EXAMPLE BOARD LAYOUT**

### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

Solder mask tolerances between and around signal pads can vary based on board fabrication site.
 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature

- numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



### **PWP0014H**

### **EXAMPLE STENCIL DESIGN**

### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

11. Board assembly site may have different recommendations for stencil design.



<sup>10.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated