# LOG102 SBOS211B - DECEMBER 2001- REVISED APRIL 2005 # Precision LOGARITHMIC AND LOG RATIO AMPLIFIER ## **FEATURES** - EASY-TO-USE COMPLETE LOG RATIO FUNCTION - OUTPUT AMPLIFIERS FOR SCALING AND SIGNAL LOSS INDICATION - HIGH ACCURACY: 0.15% FSO Total Error Over 6 Decades - WIDE INPUT DYNAMIC RANGE: 6 Decades, 1nA to 1mA - LOW QUIESCENT CURRENT: 1.25mA - SO-14 PACKAGE ## **APPLICATIONS** - ONET, OPTICAL POWER METERS - LOG, LOG RATIO COMPUTATION: Communication, Analytical, Medical, Industrial, Test, General Instrumentation - PHOTODIODE SIGNAL COMPRESSION AMP - ANALOG SIGNAL COMPRESSION IN FRONT OF A/D CONVERTER - ABSORBANCE MEASUREMENT - OPTICAL DENSITY MEASUREMENT ## DESCRIPTION The LOG102 is a versatile integrated circuit that computes the logarithm or log ratio of an input current relative to a reference current. The LOG102 is tested over a wide dynamic range of input signals. In log ratio applications, a signal current can be generated by a photodiode, and a reference current from a resistor in series with a precision external voltage reference. In the block diagram shown below, A3 and A4 are identical, uncommitted op amps that can be used for a variety of functions, such as filtering, offsetting, adding gain or as a comparator to detect loss of signal. The output signal at $V_{\text{LOG OUT}}$ is trimmed to 1V per decade of input current. It can be scaled with an output amplifier, either A3 or A4. Low dc offset voltage and temperature drift allow accurate measurement of low-level signals over a wide environmental temperature range. The LOG102 is specified over the temperature range, 0°C to +70°C, with operation over -40°C to +85°C. NOTE: U.S. Patent Pending. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners TEXAS INSTRUMENTS www.ti.com Copyright © 2001-2005, Texas Instruments Incorporated ## Not Recommended For New Designs ## ABSOLUTE MAXIMUM RATINGS(1) | Supply Voltage, V+ to V | 36V | |-----------------------------------|-----------------| | Input Voltage | , , , , , | | Output Short-Circuit(2) | Continuous | | Operating Temperature | 40°C to +85°C | | Storage Temperature | _55°C to +125°C | | Junction Temperature | +150°C | | Lead Temperature (soldering, 10s) | +300°C | NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. (2) Short circuit to ground, one amplifier per package. # ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## PIN DESCRIPTION #### PACKAGE/ORDERING INFORMATION(1) | PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | PACKAGE<br>MARKING | |-----------|--------------|-----------------------|--------------------| | LOG102AID | SO-14 | D | LOG102A | NOTES: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.fi.com ## **ELECTRICAL CHARACTERISTICS** **Boldface** limits apply over the specified temperature range, $T_A$ = $0^{\circ}C$ to $+70^{\circ}C$ . At $T_A$ = $+25^{\circ}C$ , $V_S$ = $\pm5V$ , $R_L$ = $10k\Omega$ , unless otherwise noted. | PARAMETER | CONDITION | MIN | TYP | MAX | UNITS | | |------------------------------------------------|--------------------------------------|------------|------------------------|------------|----------|--| | CORE LOG FUNCTION | | | | | | | | I <sub>IN</sub> /V <sub>LOG OUT</sub> Equation | | | $V_0 = \log (I_1/I_2)$ | | | | | LOG CONFORMITY ERROR(1) | | | | | | | | Initial | 1nA to 100 A (5 decades) | | 0.04 | ±0.3 | % | | | | 1nA to 1mA (6 decades) | | 0.15 | | % | | | over Temperature | 1nA to 100∝A (5 decades) | | 0.0002 | | %/°C | | | | 1nA to 1mA (6 decades) | | 0.002 | | %/°C | | | GAIN <sup>(2)</sup> | | | | | | | | Initial Value | 1nA to 100 A (5 decades) | | 1 | | V/decade | | | Gain Error | 1nA to 100∞A (5 decades) | | 0.15 | ±1 | % | | | vs Temperature | T <sub>MIN</sub> to T <sub>MAX</sub> | | 0.025 | 0.05 | %/°C | | | INPUT, A1 and A2 | | | | | | | | Offset Voltage | | | ±0.3 | ±1.5 | mV | | | vs Temperature | T <sub>MIN</sub> to T <sub>MAX</sub> | | ±2 | | ∞V/°C | | | vs Power Supply (PSRR) | $V_s = \pm 4.5V$ to $\pm 18V$ | | 5 | 50 | ∞V/V | | | Input Bias Current | | | ±5 | | pΑ | | | vs Temperature | T <sub>MIN</sub> to T <sub>MAX</sub> | Do. | Doubles Every 10°C | | | | | Voltage Noise | f = 10Hz to 10kHz | | 3 | | ∞Vrms | | | | f = 1kHz | | 30 | | nV/√Hz | | | Current Noise | f = 1kHz | | 4 | | fA/√Hz | | | Common-Mode Voltage Range (Positive) | | (V+) - 2 | (V+) - 1.5 | | V | | | (Negative) | | (V-) + 2 | (V-) + 1.2 | | V | | | CMRR | | 90 | 105 | | dB | | | OUTPUT, A2 (V <sub>LOGOUT</sub> ) | | | | | | | | Output Offset, V <sub>OSO</sub> , Initial | | 1 | ±3 | ±55 | mV | | | vs Temperature | T <sub>MIN</sub> to T <sub>MAX</sub> | | | 25 | ∞V/°C | | | Full-Scale Output (FSO) | V <sub>s</sub> = ±5V Supplies | (V-) + 1.2 | | (V+) - 1.5 | V | | | Short-Circuit Current | | | ±18 | | mA | | LOG102 # **ELECTRICAL CHARACTERISTICS (Cont.)** **Boldface** limits apply over the specified temperature range, $T_A = 0$ °C to +70°C. At T<sub>A</sub> = +25°C, V<sub>S</sub> = ±5V, R<sub>L</sub> = 10k $\Omega$ , unless otherwise noted. | PARAMETER | CONDITION | MIN | TYP | MAX | UNITS | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------|--| | TOTAL ERROR <sup>(3)(4)</sup><br>Initial | $\begin{array}{c} \textbf{I}_1 \text{ or } \textbf{I}_2 \text{ remains fixed while other varies} \\ & \text{min to max} \\ \textbf{I}_1 \text{ or } \textbf{I}_2 = 1 \text{ mA} \\ \textbf{I}_1 \text{ or } \textbf{I}_2 = 100 \text{ xA} \\ \textbf{I}_2 \text{ or } \textbf{I}_2 = 10 \text{ xA} \\ \textbf{I}_3 \text{ or } \textbf{I}_2 = 1 \text{ xA} \\ \textbf{I}_4 \text{ or } \textbf{I}_2 = 100 \text{ nA} \\ \textbf{I}_4 \text{ or } \textbf{I}_2 = 100 \text{ nA} \\ \textbf{I}_3 \text{ or } \textbf{I}_2 = 10 \text{ nA} \\ \textbf{I}_4 \text{ or } \textbf{I}_2 = 1 \text{ nA} \\ \textbf{I}_5 \text{ or } \textbf{I}_2 = 1 \text{ nA} \\ \end{array}$ | | | ±55<br>±30<br>±25<br>±20<br>±25<br>±30<br>±37 | mV<br>mV<br>mV<br>mV<br>mV | | | vs Temperature | $\begin{array}{l} I_1 \text{ or } I_2 = 1 \text{ mA} \\ I_1 \text{ or } I_2 = 100 \text{ cA} \\ I_1 \text{ or } I_2 = 10 \text{ cA} \\ I_1 \text{ or } I_2 = 12 \text{ A} \\ I_1 \text{ or } I_2 = 100 \text{ nA} \\ I_1 \text{ or } I_2 = 100 \text{ nA} \\ I_1 \text{ or } I_2 = 100 \text{ nA} \\ I_1 \text{ or } I_2 = 1 \text{ mA} \\ I_1 \text{ or } I_2 = 1 \text{ mA} \end{array}$ | | ±0.4<br>±0.07<br>±0.07<br>±0.07<br>±0.07<br>±0.07<br>±0.4<br>±0.15 | | mV/°C<br>mV/°C<br>mV/°C<br>mV/°C<br>mV/°C<br>mV/°C | | | ССОРД | 1, or 1 <sub>2</sub> = 100xA<br>1, or 1 <sub>2</sub> = 10xA<br>1, or 1 <sub>2</sub> = 10xA<br>1, or 1 <sub>2</sub> = 1xA<br>1, or 1 <sub>2</sub> = 100nA<br>1, or 1 <sub>2</sub> = 10nA<br>1, or 1 <sub>2</sub> = 1nA | | ±0.15<br>±0.25<br>±0.2<br>±0.2<br>±0.2<br>±0.15<br>±0.25 | | mV/V<br>mV/V<br>mV/V<br>mV/V<br>mV/V | | | FREQUENCY RESPONSE, core log(5) | | | | | | | | BW, 3dB<br>I <sub>2</sub> = 10nA<br>I <sub>2</sub> = 10xA<br>I <sub>2</sub> = 10xA<br>I <sub>2</sub> = 10xA<br>I <sub>2</sub> = 1mA | $C_{\rm C} = 4500 {\rm pF}$ $C_{\rm C} = 150 {\rm pF}$ $C_{\rm C} = 150 {\rm pF}$ $C_{\rm C} = 50 {\rm pF}$ | | 0.1<br>38<br>40<br>45 | | kHz<br>kHz<br>kHz<br>kHz | | | Increasing $I_2 = 1 \times A$ to 1mA (3 decade) $I_2 = 100 \cap A$ to 1 $\times A$ (1 decade) $I_2 = 10 \cap A$ to 100nA (1 decade) Decreasing | C <sub>C</sub> = 150pF<br>C <sub>C</sub> = 150pF<br>C <sub>C</sub> = 150pF | | 11<br>7<br>110 | | αS<br>αS<br>αS | | | $I_2 = 1 \text{mA to } 1 \alpha \text{A (3 decade)}$<br>$I_2 = 1 \alpha \text{A to } 100 \text{nA (1 decade)}$<br>$I_2 = 100 \text{nA to } 10 \text{nA (1 decade)}$ | $C_{c}$ = 150pF<br>$C_{c}$ = 150pF<br>$C_{c}$ = 150pF | | 45<br>20<br>550 | | αS<br>αS<br>αS | | | OP AMPS, A3 AND A4 Input Offset Voltage vs Temperature vs Power Supply Input Bias Current(9) Input Offset Current Input Voltage Range | $T_{\text{MIN}}$ to $T_{\text{MAX}}$ $V_{\text{S}} = \pm 4.5 \text{V}$ to $\pm 18 \text{V}$ | (V-) | ±175<br>±2<br>10<br>-10<br>±0.5 | ±750<br>50<br>(V+) – 1.5 | ∞V<br>∞V/°C<br>∞V/V<br>nA<br>nA<br>V | | | Common-Mode Rejection Input Noise, f = 0.1Hz to 10Hz f = 1kHz Open Loop Voltage Gain Gain-Bandwidth Product Slew Rate Settling Time, 0.01% | G = 1, 2.5V step<br>G = 1, 2.5V Step, C <sub>L</sub> =100pF | | 86<br>1<br>28<br>88<br>1.4<br>0.5 | | dB<br>∝V <sub>PP</sub><br>nV/√Hz<br>dB<br>MHz<br>V/∞s<br>∝s | | | Rated Output Short-Circuit Current -I <sub>sc</sub> /+I <sub>s</sub> | $V_S = 5V$ , $R_L = 10k\Omega$ | (V-) + 1.5 | -36/+60 | (V+) - 0.9 | V<br>mA | | | POWER SUPPLY Operating Range Quiescent Current | V <sub>s</sub><br>I <sub>o</sub> = 0 | ±4.5 | 1.25 | ±18<br>2 | V<br>mA | | | TEMPERATURE RANGE Specified Range, T <sub>MIN</sub> to T <sub>MAX</sub> Operating Range Storage Range Thermal Resistance, θ <sub>JA</sub> | | 0<br>-40<br>-40 | | 70<br>+85<br>+125 | ôôô | | | SO-14 | | | 100 | | °C/W | | NOTES: (1) Log Conformity Error is peak deviation from the best-fit straight line of V<sub>O</sub> versus Log (1<sub>1</sub>/1<sub>2</sub>) curve expressed as a percent of peak-to-peak full-scale (2) Output core log function is trimmed to 1V output per decade change of input current. (3) Worst-case Total Error for any ratio of 1<sub>1</sub>/1<sub>2</sub>, is the largest of the two errors, when I<sub>1</sub> and I<sub>2</sub> are considered separately. (4) Total I<sub>1</sub> + I<sub>2</sub> should be kept below 1.1mA on ±5V supply. (5) Bandwidth (3dB) and transient response are a function of both the compensation capacitor and the level of input current. (6) Positive conventional current flows into input terminals. # TYPICAL CHARACTERISTICS At $T_A$ = +25°C, $V_S$ = ±5V, $R_L$ = 10k $\Omega$ , unless otherwise noted. TEXAS INSTRUMENTS www.ti.com LOG102 SBOS211B # TYPICAL CHARACTERISTICS (Cont.) At $T_A$ = +25°C, $V_S$ = ±5V, $R_L$ = 10k $\Omega$ , unless otherwise noted. # **APPLICATION INFORMATION** The LOG102 is a true logarithmic amplifier that uses the base-emitter voltage relationship of bipolar transistors to compute the logarithm, or logarithmic ratio, of a current ratio. With two uncommitted on-chip operational amplifiers, the LOG102 provides design flexibility and simplicity. Figure 1 shows the basic connections required for operation of the LOG102 with a gain factor. In order to reduce the influence of lead inductance of power supply lines, it is recommended that each supply be bypassed with a $10 \times F$ tantalum capacitor in parallel with a 1000pF ceramic capacitor, as shown in Figure 1. Connecting the capacitors as close to the LOG102 as possible will contribute to noise reduction as well. FIGURE 1. Basic Connections with Output Gain Factor of the LOG102. #### INPUT CURRENT RANGE To maintain specified accuracy, the input current range of the LOG102 should be limited from 1nA to 1mA. Input currents outside of this range may compromise LOG102 performance Input currents larger than 1mA result in increased nonlinearity. An absolute maximum input current rating of 10mA is included to prevent excessive power dissipation that may damage the logging transistor. On $\pm 5V$ supplies the total input current (I<sub>1</sub> + I<sub>2</sub>) is limited to 1.1mA. Due to compliance issues internal to the LOG102, to accommodate larger total input currents, supplies should be increased. Currents smaller than 1nA will result in increased errors due the input bias currents of op amps $A_1$ and $A_2$ (typically 5pA). The input bias currents may be compensated for, as shown in Figure 2. The input stages of the amplifiers have FET inputs, with input bias current doubling every $10\,^{\circ}\text{C}$ , which makes the nulliing technique shown practical only where the temperature is fairly stable. FIGURE 2. Bias Current Nulling. #### SETTING THE REFERENCE CURRENT When the LOG102 is used to compute logarithms, either $\rm l_1$ or $\rm l_2$ can be held constant and becomes the reference current to which the other is compared. V<sub>LOGOUT</sub> is expressed as: $$V_{LOGOUT} = (1V) \cdot log (I_1/I_2)$$ (1) $I_{\rm REF}$ can be derived from an external current source (such as shown in Figure 3), or it may be derived from a voltage source with one or more resistors. When a single resistor is used, the value may be large depending on $I_{\rm REF}$ . If $I_{\rm REF}$ is 10nA and +2.5V is used: $$R_{REF} = 2.5V/10nA = 250M\Omega$$ FIGURE 3. Temperature Compensated Current Source. A voltage divider may be used to reduce the value of the resistor (as shown in Figure 4). When using this method, one must consider the possible errors caused by the amplifier's input offset voltage. The input offset voltage of amplifier $A_1$ has a maximum value of 1.5mV, making $V_{REF}$ a suggested value of 100mV. FIGURE 4. T Network for Reference Current. LOG102 Figure 5 shows a low-level current source using a series resistor. The low offset op-amp reduces the effect of the LOG102's input offset voltage. FIGURE 5. Current Source with Offset Compensation. ## FREQUENCY RESPONSE The 3dB frequency response of the LOG102 is a function of the magnitude of the input current levels and of the value of the frequency compensation capacitor. See Typical Characteristic Curves for details. The frequency response curves are shown for constant DC $\rm I_1$ and $\rm I_2$ with a small signal AC current on one of them. The transient response of the LOG102 is different for increasing and decreasing signals. This is due to the fact that a log amp is a nonlinear gain element and has different gains at different levels of input signals. Smaller input currents require greater gain to maintain full dynamic range, and will slow the frequency response of the LOG102. #### FREQUENCY COMPENSATION Frequency compensation for the LOG102 is obtained by connecting a capacitor between pins 5 and 14. The size of the capacitor is a function of the input currents, as shown in the Typical Characteristic Curves (Minimum Value of Compensation Capacitor). For any given application, the smallest value of the capacitor which may be used is determined by the maximum value of $\rm I_2$ and the minimum value of $\rm I_1$ . Larger values of $\rm C_C$ will make the LOG102 more stable, but will reduce the frequency response. In an application, highest overall bandwidth can be achieved by detecting the signal level at $V_{\text{OUT}}$ , then switching in appropriate values of compensation capacitors. As seen on front page diagram, the voltage output of $V_{LOGOUT}$ can be scaled by increasing or decreasing the resistor ratio connected to pins 4 and 7. The gain, G, can be set according to the following equation: $$G = 1 + R_2/R_1$$ (2) #### **NEGATIVE INPUT CURRENTS** The LOG102 will function only with positive input currents (conventional current flow into pins 1 and 14). In situations where negative input currents are needed, the circuits in Figures 6, 7, 8, and 9, may be used. FIGURE 6. Current Inverter/Current Source. FIGURE 7. Precision Current Inverter/Current Source. ## VOLTAGE INPUTS The LOG102 gives the best performance with current inputs. Voltage inputs may be handled directly with series resistors, but the dynamic input range is limited to approximately three decades of input voltage by voltage noise and offsets. The transfer function of equation (14) applies to this configuration. LOG102 SBOS211B FIGURE 8. Precision Current Inverter/Current Source. FIGURE 9. Reverse Biased Photodiode Using Pin 10 on LOG102. # **APPLICATION CIRCUITS** ## LOG RATIO One of the more common uses of log ratio amplifiers is to measure absorbance. A typical application is shown in Figure 10 Absorbance of the sample is $A = \log \lambda_1' / \lambda_1$ (3) If $D_1$ and $D_2$ are matched $A \propto (1V) \log I_1/I_2$ (4) ## DATA COMPRESSION In many applications the compressive effects of the logarithmic transfer function are useful. For example, a LOG102 preceding a 12-bit Analog-to-Digital (A/D) converter can produce the dynamic range equivalent to a 20-bit converter. FIGURE 10. Absorbance Measurement. LOG102 ## **INSIDE THE LOG102** Using the base-emitter voltage relationship of matched bipolar transistors, the LOG102 establishes a logarithmic function of input current ratios. Beginning with the base-emitter voltage defined as $$V_{BE} = V_T \ln \frac{I_C}{I_S}$$ where: $V_T = \frac{kT}{q}$ (1) k = Boltzmann's constant = 1.381 • 10-23 T = Absolute temperature in degrees Kelvin q = Electron charge = 1.602 • 10<sup>-19</sup> Coulombs I<sub>C</sub> = Collector current I<sub>S</sub> = Reverse saturation current From the circuit in Figure 11, we see that $$V_L = V_{BE_1} - V_{BE_2}$$ (2) Substituting (1) into (2) yields $$V_{L} = V_{T_{1}} \ln \frac{I_{1}}{I_{S_{1}}} - V_{T_{2}} \ln \frac{I_{2}}{I_{S_{2}}}$$ (3) If the transistors are matched and isothermal and $V_{TI} = V_{T2}$ , then (3) becomes: $$V_{L} = V_{T_{1}} \left[ ln \frac{l_{1}}{l_{S}} - ln \frac{l_{2}}{l_{S}} \right]$$ (4) $$V_L = V_T \ln \frac{I_1}{I_2}$$ and since (5) $$\ln x = 2.3 \log_{10} x$$ (6) $$V_{L} = n V_{T} \log \frac{I_{1}}{I_{2}}$$ (7) where n = 2.3(8) also $$V_{OUT} = V_L \frac{R_1 + R_2}{R1}$$ (9) = $\log \frac{I_1}{I_2}$ (10) $$=\log\frac{l_1}{l_2}\tag{10}$$ or $$V_{OUT} = \frac{R_1 + R_2}{R_1} n V_T \log \frac{I_1}{I_2}$$ (11) FIGURE 11. Simplified Model of Log Amplifier. It should be noted that the temperature dependance associated with $V_T = kT/q$ is internally compensated on the LOG102 by making R<sub>1</sub> a temperature sensitive resistor with the required positive temperature coefficient. ## **USING A LARGER REFERENCE VOLTAGE** REDUCES OFFSET ERRORS Using a larger reference voltage to create the reference current minimizes errors due to the LOG102's input offset voltage. Maintaining an increasing output voltage as a function of increasing photodiode current is also important in many optical sensing applications. All zeros from the A/D $\,$ converter output represent zero or low scale photodiode current. Inputting the reference current into I<sub>1</sub>, and designing IREF such that it is as large or larger than the expected maximum photodiode current is accomplished using this requirement. The LOG102 configured with the reference current connecting I<sub>1</sub> and the photodiode current connecting to I2 is shown in Figure 12. A3 is configured as a level shifter with inverting gain and is used to scale the photodiode current directly into the A/D input voltage range. The wide dynamic range of the LOG102 is useful for measuring avalanche photodiode current (APD) (see Figure 13). LOG102 SBOS211B ## Not Recommended For New Designs $FIGURE\ 12.\ Technique\ for\ Using\ Full-Scale\ Reference\ Current\ such\ that\ V_{OUT}\ Increases\ with\ Increasing\ Photodiode\ Current.$ FIGURE 13. High Side Shunt for Avalanche Photodiode (APD) Measures 3 Decades of APD Current. LOG102 SBOS211B ## **DEFINITION OF TERMS** #### TRANSFER FUNCTION The ideal transfer function is: $$V_{OUT} = 1V \cdot logl_1/l_2$$ (5) Figure 14 shows the graphical representation of the transfer over valid operating range for the LOG102. FIGURE 14. Transfer Function with Varying I<sub>2</sub> and I<sub>1</sub>. #### **ACCURACY** Accuracy considerations for a log ratio amplifier are somewhat more complicated than for other amplifiers. This is because the transfer function is nonlinear and has two inputs, each of which can vary over a wide dynamic range. The accuracy for any combination of inputs is determined from the total error specification. ## **TOTAL ERROR** The total error is the deviation (expressed in mV) of the actual output from the ideal output of $V_{OUT}$ = 1V • $log(I_1/I_2)$ . $$V_{OUT (ACTUAL)} = V_{OUT (IDEAL)} \pm Total Error.$$ (5) It represents the sum of all the individual components of error normally associated with the log amp when operated in the current input mode. The worst-case error for any given ratio of $\mathsf{I}_1/\mathsf{I}_2$ is the largest of the two errors when $\mathsf{I}_1$ and $\mathsf{I}_2$ are considered separately; this case is shown in Table I. Temperature can affect total error. | I <sub>2</sub> | I <sub>1</sub> (maximum error) <sup>(1)</sup> | | | | | | |-----------------------------------|-----------------------------------------------|-----------------|---------------|--|--|--| | (maximum<br>error) <sup>(1)</sup> | 10nA<br>(30mV) | 100nA<br>(25mV) | 1∝A<br>(20mV) | | | | | 100nA<br>(25mV) | 30mV | 25mV | 25mV | | | | | 1∞A<br>(20mV) | 30mV | 25mV | 20mV | | | | | 10∞A<br>(25mV) | 30mV | 25mV | 25mV | | | | NOTE: (1) Maximum errors are in parenthesis TABLE I. I<sub>1</sub>/I<sub>2</sub> and Maximum Errors. ## **ERRORS RTO AND RTI** As with any transfer function, errors generated by the function itself may be Referred-to-Output (RTO) or Referred-to-Input (RTI). In this respect, log amps have a unique property: Given some error voltage at the log amp's output, that error corresponds to a constant percent of the input regardless of the actual input level. ### LOG CONFORMITY For the LOG102, log conformity is calculated the same as linearity and is plotted $\rm I_1/I_2$ on a semi-log scale. In many applications, log conformity is the most important specification. This is true because bias current errors are negligible (1pA compared to input currents of 1nA and above) and the scale factor and offset errors may be trimmed to zero or removed by system calibration. This leaves log conformity as the major source of error. Log conformity is defined as the peak deviation from the best fit straight line of the $V_{OUT}$ versus log $(l_1/l_2)$ curve. This is expressed as a percent of ideal full-scale output. Thus, the nonlinearity error expressed in volts over m decades is: where N is the log conformity error, in percent. #### INDIVIDUAL ERROR COMPONENTS The ideal transfer function with current input is: $$V_{OUT} = (1V) \cdot \log \frac{I_1}{I_2} \tag{7}$$ The actual transfer function with the major components of error is: $$V_{OUT} = (1V) (1 \pm \Delta K) \log \frac{I_1 - I_{B1}}{I_2 - I_{B2}} \pm 2Nm \pm V_{OS OUT}$$ (8) The individual component of error is: $\Delta K$ = gain accuracy (0.3%, typ), as specified in specification table. I<sub>B1</sub> = bias current of A<sub>1</sub> (5pA, typ) $I_{B2}$ = bias current of $A_2$ (5pA, typ) N = log conformity error (0.04%, 0.15%, typ) 0.04% for n = 5, 0.15% for n = 6 V<sub>OS OUT</sub> = output offset voltage (1mV, typ) n = number of decades over which N is specified: Example: what is the error when $$I_1 = 1 \propto A \text{ and } I_2 = 100 \text{ nA}$$ (9) ## Not Recommended For New Designs ≈ 1.003 log $$\frac{10^{-6}}{10^{-7}}$$ + 0.004 + 0.003 (10) Since the ideal output is 1.000V, the error as a percent of reading is % error = $$\frac{0.0073}{1} \cdot 100\% = 0.73\%$$ (13) For the case of voltage inputs, the actual transfer function is $$V_{OUT} = (1V)(1 \pm \Delta K)log \frac{\frac{V_1}{R_1} - l_{B_1} \pm \frac{E_{OS_1}}{R_1}}{\frac{V_2}{R_2} - l_{B_2} \pm \frac{E_{OS_2}}{R_2}} \pm 2Nn \pm V_{OS\ OUT}$$ (15) Where $\frac{E_{OS1}}{R_1}$ and $\frac{E_{OS2}}{R_2}$ are considered to be zero for large values of resistance from external input current sources. 5-Mar-2017 ## PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|---------|--------------|---------|--------------|----------|------------------|---------------|--------------|----------------|---------| | | (1) | | Drawing | Qty | (2) | (6) | (3) | | (4/5) | | | LOG102AID | OBSOLET | E SOIC | D | 14 | TBD | Call TI | Call TI | 0 to 70 | LOG102A | | | LOG102AIDG4 | OBSOLET | E SOIC | D | 14 | TBD | Call TI | Call TI | 0 to 70 | LOG102A | | | LOG102AIDR | OBSOLET | E SOIC | D | 14 | TBD | Call TI | Call TI | 0 to 70 | LOG102A | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # PACKAGE OPTION ADDENDUM w.ti.com 5-Mar-2017 In no event shall TTs liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # D (R-PDS0-G14) # PLASTIC SMALL OUTLINE NOTES: - $\,$ All linear dimensions are in inches (millimeters). This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. E. Reference JEDEC MS-012 variation AB. #### IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. Ti's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated