# Quad Current Input, 20-Bit Analog-To-Digital Converter 

## FEATURES

- SINGLE-CHIP SOLUTION TO DIRECTLY MEASURE FOUR LOW-LEVEL CURRENTS
- HIGH PRECISION, TRUE INTEGRATING FUNCTION
- INTEGRAL LINEARITY: $\pm 0.01 \%$ of Reading $\pm 0.5 \mathrm{ppm}$ of FSR
- VERY LOW NOISE: 5.2ppm of FSR
- LOW POWER: 13.5mW/channel
- ADJUSTABLE DATA RATE: Up to 3.125 kSPS
- PROGRAMMABLE FULL SCALE
- DAISY-CHAINABLE SERIAL INTERFACE


## APPLICATIONS

- ct scanner das
- PHOTODIODE SENSORS
- INFRARED PYROMETERS
- LIQUID/GAS CHROMATOGRAPHY

Protected by US Patent \#5841310


## DESCRIPTION

The DDC114 is a 20-bit, quad channel, current-input analog-to-digital (A/D) converter. It combines both current-to-voltage and $A / D$ conversion so that four low-level current output devices, such as photodiodes, can be directly connected to its inputs and digitized.
For each of the four inputs, the DDC114 provides a dual-switched integrator front-end. This design allows for continuous current integration: while one integrator is being digitized by the onboard A/D converter, the other is integrating the input current. Adjustable full-scale ranges from 12pC to 350pC and adjustable integration times from $50 \mu$ s to 1 s allow currents from fAs to $\mu$ As to be measured with outstanding precision. Low-level linearity is $\pm 0.5 \mathrm{ppm}$ of the full-scale range and noise is 5.2 ppm of the full-scale range.
Two modes of operation are provided. In Low-Power mode, total power dissipation is only 13.5 mW per channel with a maximum data rate of 2.5 kSPS . High-Speed mode supports data rates up to 3.125 kSPS with a corresponding dissipation of 18 mW per channel.
The DDC114 has a serial interface designed for daisy-chaining in multi-device systems. Simply connect the output of one device to the input of the next to create the chain. Common clocking feeds all the devices in the chain so that the digital overhead in a multi-DDC114 system is minimal.
The DDC114 is a single-supply device using a +5 V analog supply and supporting a +2.7 V to +5.25 V digital supply. Operating over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, the DDC114 is offered in a QFN-48 package.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## PACKAGE/ORDERING INFORMATION

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS(1)

| Analog Input Current | 750ヶA |
| :---: | :---: |
| AVDD to DVDD | -0.3 V to +6V |
| AVDD to AGND | -0.3 V to +6 V |
| DVDD to DGND | -0.3 V to +6 V |
| AGND to DGND | $\pm 0.2 \mathrm{~V}$ |
| VREF Input to AGND | 2.0 V to AVDD +0.3 V |
| Analog Input to AGND | -0.3 V to +0.7 V |
| Digital Input Voltage to DGND | -0.3V to DVDD + 0.3V |
| Digital Output Voltage to DGND | -0.3V to AVDD + 0.3V |
| Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature | . $-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ ) . . | $\ldots . . . . . .+150^{\circ} \mathrm{C}$ |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. beyd

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

INSTRUMENTS
www.ti.com

## ELECTRICAL CHARACTERISTICS

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{AVDD}=+5 \mathrm{~V}, \mathrm{DVDD}=3 \mathrm{~V}$, VREF $=+4.096 \mathrm{~V}$, Range $5(250 \mathrm{pC})$, and continuous mode operation, unless otherwise noted.
Low-Power Mode: $\mathrm{T}_{\mathbb{I N T}}=400 \mu \mathrm{~s}$ and $\mathrm{CLK}=4 \mathrm{MHz}$; High-Speed Mode: $\mathrm{T}_{\mathbb{I N T}}=320 \mu \mathrm{~s}$ and $\mathrm{CLK}=4.8 \mathrm{MHz}$.

| PARAMETER | TEST CONDITIONS | Low-Power Mode |  |  | High-Speed Mode |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG INPUT RANGE <br> Range 0 <br> Range 1 <br> Range 2 <br> Range 3 <br> Range 4 <br> Range 5 <br> Range 6 <br> Range 7 <br> Negative Full-Scale Range Input Current(2) |  | 10.2 <br> 47.5 <br> 95 <br> 142.5 <br> 190 <br> 237.5 <br> 285 <br> 332.5 <br> -0.4\% | $\begin{gathered} 12 \\ 50 \\ 100 \\ 150 \\ 200 \\ 250 \\ 300 \\ 350 \\ \text { itive Full- } \\ 750 \end{gathered}$ | $\begin{gathered} 13.8 \\ 52.5 \\ 105 \\ 157.5 \\ 210 \\ 262.5 \\ 315 \\ 367.5 \\ \text { le Range } \end{gathered}$ | *(1) <br> * <br> * <br> * <br> * <br> * <br> * <br> * | $\begin{aligned} & * \\ & * \\ & * \\ & * \\ & * \\ & * \\ & * \\ & * \\ & * \\ & * \end{aligned}$ | $\begin{aligned} & * \\ & * \\ & * \\ & * \\ & * \\ & * \\ & * \\ & * \end{aligned}$ | pC <br> pC <br> pC <br> pC <br> pC <br> pC <br> pC <br> pC <br> pC <br> $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS <br> Data Rate <br> Integration Time, $\mathrm{T}_{\mathrm{INT}}$ <br> System Clock Input (CLK) $\begin{aligned} & \text { CLK_4X }=0 \\ & \text { CLK_4X }=1 \end{aligned}$ <br> Data Clock (DCLK) | Continuous Mode <br> Non-continuous Mode, Range 1 to 7 | $\begin{gathered} 400 \\ 50 \end{gathered}$ |  | $\begin{gathered} 2.5 \\ 1,000,000 \\ \\ 4 \\ 16 \\ 16 \end{gathered}$ | $\begin{gathered} 320 \\ * \end{gathered}$ |  | $\begin{gathered} 3.125 \\ * \\ \\ 4.8 \\ 19.2 \\ * \end{gathered}$ | kSPS <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ <br> MHz <br> MHz <br> MHz |
| ACCURACY <br> Noise, Low-Level Input(3) <br> Integral Linearity Error(6) <br> Resolution <br> Input Bias Current <br> Range Error Match ${ }^{(7)}$ <br> Range Sensitivity to VREF <br> Offset Error <br> Offset Error Match ${ }^{(7)}$ <br> DC Bias Voltage ${ }^{(9)}$ <br> Power-Supply Rejection Ratio <br> Internal Test Signal <br> Internal Test Accuracy | $\mathrm{C}_{\text {SENSOR }}{ }^{(4)}=50 \mathrm{pF}$, Range $5(250 \mathrm{pC})$ <br> FORMAT $=1$ <br> FORMAT $=0$ <br> All Ranges $V_{\text {REF }}=4.096 \pm 0.1 \mathrm{~V}$ <br> Low-Level Input (< 1\% FSR) at dc | $\begin{gathered} \pm 0.01 \% \\ \pm 0.025 \% \\ 20 \\ 16 \end{gathered}$ | $\begin{gathered} 5.2 \\ \text { ing } \pm 0.5 \\ \text { ing } \pm 1.0 \\ \\ 0.1 \\ 0.1 \\ 1: 1 \\ \pm 400 \\ \pm 100 \\ \pm 0.05 \\ \pm 25 \\ 11 \\ \pm 10 \end{gathered}$ | $\begin{gathered} 6.5 \\ \text { FSR, typ } \\ \text { FSR, max } \\ \\ 10 \\ 0.5 \\ \pm 1000 \\ \pm 2 \\ \pm 200 \end{gathered}$ | $\begin{aligned} & * \\ & * \end{aligned}$ | $\begin{gathered} 5.5 \\ * \\ * \\ * \\ * \\ * \\ * \\ * \\ * \\ * \\ * \\ * \end{gathered}$ | 7 <br> * <br> * <br> * <br> * <br> * | ppm of FSR ${ }^{(5)}$, rms <br> Bits <br> Bits <br> pA <br> \% of FSR <br> ppm of FSR <br> ppm of FSR <br> mV <br> ppm of FSR/V <br> pC <br> \% |
| PERFORMANCE OVER TEMPERATURE <br> Offset Drift <br> Offset Drift Stability <br> DC Bias Voltage Drift ${ }^{(9)}$ <br> Input Bias Current Drift <br> Range Drift ${ }^{(10)}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ to $+45^{\circ} \mathrm{C}$ |  | $\begin{gathered} \pm 0.5 \\ \pm 0.2 \\ 3 \\ 0.01 \\ 25 \end{gathered}$ | $\pm 3^{(8)}$ <br> $\pm 1^{(8)}$ <br> $1^{(8)}$ |  |  | * <br> * <br> * | ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ppm of $\mathrm{FSR} /$ minute $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| REFERENCE <br> Voltage Input Current(11) | Average Value | 4.000 | $\begin{gathered} 4.096 \\ 75 \end{gathered}$ | 4.200 | * | $95$ | * | $\begin{gathered} \mathrm{V} \\ \mu \mathrm{~A} \end{gathered}$ |

(1) * indicates that specification is the same as Low-Power Mode.
(2) Exceeding maximum input current specification may damage device.
(3) Input is less than $1 \%$ of full scale.
(4) CSENSOR is the capacitance seen at the DDC114 inputs from wiring, photodiode, etc.
(5) FSR is Full-Scale Range.
(6) A best-fit line is used in measuring nonlinearity.
(7) Matching between side $A$ and side $B$ of the same input.
(8) Ensured by design, not production tested.
(9) Voltage produced by the DDC114 at its input which is applied to the sensor.
(10)Range drift does not include external reference drift.
(11)Input reference current decreases with increasing $\mathrm{T}_{\text {INT }}$ (see the Voltage Reference section, page 11).

## ELECTRICAL CHARACTERISTICS (continued)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{AVDD}=+5 \mathrm{~V}$, DVDD $=3 \mathrm{~V}$, VREF $=+4.096 \mathrm{~V}$, Range $5(250 \mathrm{pC})$, and continuous mode operation, unless otherwise noted. Low-Power Mode: $\mathrm{T}_{\mathbb{I N T}}=400 \mu \mathrm{~s}$ and CLK $=4 \mathrm{MHz}$; High-Speed Mode: $\mathrm{T}_{\mathbb{I N T}}=320 \mu \mathrm{~s}$ and $\mathrm{CLK}=4.8 \mathrm{MHz}$.

| PARAMETER | TEST CONDITIONS | Low-Power Mode |  |  | High-Speed Mode |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| DIGITAL INPUT/OUTPUT <br> Logic Levels <br> $\mathrm{V}_{\mathrm{IH}}$ <br> $\mathrm{V}_{\text {IL }}$ <br> $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{V}_{\mathrm{OL}}$ <br> Input Current ( $\mathrm{I}_{\mathrm{N}}$ ) <br> Data Format ${ }^{(12)}$ | $\begin{gathered} \mathrm{I}_{\mathrm{OH}}=-500 \mu \mathrm{~A} \\ \mathrm{I}_{\mathrm{OL}}=500 \mu \mathrm{~A} \\ 0<\mathrm{V}_{\text {IN }}<\mathrm{DVDD} \end{gathered}$ | $\begin{gathered} 0.8 D V D D \\ -0.1 \\ \text { DVDD - } 0.4 \end{gathered}$ | aight Bina | $\begin{gathered} \text { DVDD + } 0.1 \\ 0.2 D V D D \\ \\ 0.4 \\ \pm 10 \end{gathered}$ | $\begin{aligned} & * \\ & * \end{aligned}$ | * | $\begin{aligned} & * \\ & * \\ & * \\ & * \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \end{gathered}$ |
| POWER-SUPPLY REQUIREMENTS <br> Analog Power-Supply Voltage (AVDD) <br> Digital Power-Supply Voltage (DVDD) <br> Supply Current <br> Total Analog Current <br> Total Digital Current <br> Total Power Dissipation <br> Total Power Dissipation per Channel | $\begin{aligned} & \text { DVDD }=+3 V \\ & \text { DVDD }=+3 \mathrm{~V} \\ & \text { DVDD }=+3 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 4.75 \\ 2.7 \end{gathered}$ | $\begin{gathered} 10.5 \\ 0.5 \\ 54 \\ 13.5 \end{gathered}$ | $\begin{gathered} 5.25 \\ 5.25 \\ \\ \\ 75 \\ 18.75 \end{gathered}$ | $\begin{aligned} & * \\ & * \end{aligned}$ | $\begin{gathered} 14.0 \\ 0.67 \\ 72 \\ 18 \\ \hline \end{gathered}$ | $\begin{aligned} & * \\ & * \end{aligned}$ $\begin{gathered} 100 \\ 25 \end{gathered}$ | V <br> V <br> mA <br> mA <br> mW <br> mW |

${ }^{(12)}$ Data format is Straight Binary with a small offset. The number of bits in the output word is controlled by the FORMAT pin (see text).

PIN CONFIGURATIONS
Top View

## PIN DESCRIPTIONS

| PIN | NUMBER | FUNCTION | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| DOUT | 1 | Digital Output | Serial Data Output |
| $\overline{\text { DOUT }}$ | 2 | Digital Output | Serial Data Output: Complementary Signal |
| CLK_4X | 3 | Digital Input | Master Clock Divider Control: $0=$ divide by 1, $1=$ divide by 4 |
| FORMAT | 4 | Digital Input | Digital Output Word Format: $0=16$ Bits, $1=20$ Bits |
| HISPD/言OPWR | 5 | Digital Input | Mode Control: 0 = Low-Power, 1 = High-Speed |
| RANGE0 | 6 | Digital Input | Range Control 0 (least significant bit) |
| RANGE1 | 7 | Digital Input | Range Control 1 |
| RANGE2 | 8 | Digital Input | Range Control 2 (most significant bit) |
| AGND | $\begin{gathered} 9,11-14,16,18-20, \\ 22,24-26,28 \end{gathered}$ | Analog | Analog Ground |
| VREF | 10 | Analog Input | External Voltage Reference Input, 4.096V Nominal |
| AIN4 | 15 | Analog Input | Analog Input 4 |
| AIN3 | 17 | Analog Input | Analog Input 3 |
| AIN2 | 21 | Analog Input | Analog Input 2 |
| AIN1 | 23 | Analog Input | Analog Input 1 |
| AVDD | 27 | Analog | Analog Power Supply, 5V Nominal |
| DGND | $\begin{gathered} 29,30,38,41,43,45 \\ 47,48 \end{gathered}$ | Digital | Digital Ground |
| TEST | 31 | Digital Input | Test Mode Control |
| RESET | 32 | Digital Input | Resets the Digital Circuitry, Active Low |
| NC | 33, 34 | - | No Connection |
| $\overline{\text { DIN }}$ | 35 | Digital Input | Serial Data Input: Complementary Signal (optional, see text on page 13) |
| DIN | 36 | Digital Input | Serial Data Input |
| DVDD | 37 | Digital | Digital Power Supply, 3V Nominal |
| $\overline{\text { DCLK }}$ | 39 | Digital Input | Serial Data Clock Input: Complementary Signal (optional, see text on page 13) |
| DCLK | 40 | Digital Input | Serial Data Clock Input |
| CLK | 42 | Digital Input | Master Clock Input |
| $\overline{\text { DVALID }}$ | 44 | Digital Output | Data Valid Output, Active Low |
| CONV | 46 | Digital Input | Conversion Control Input: 0 = Integrate on Side B, 1 = Integrate on Side A |

DDC114

## TYPICAL CHARACTERISTICS

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, characterization done with Range $5(250 \mathrm{pC}), \mathrm{AVDD}=+5 \mathrm{~V}, \mathrm{DVDD}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+4.096 \mathrm{~V}$, Low Power Mode: $\mathrm{T}_{\mathrm{INT}}=400 \mu \mathrm{~s}$ and $\mathrm{CLK}=4 \mathrm{MHz}$, unless otherwise noted.


| $\begin{gathered} c_{\text {SENSOR }} \\ (\mathrm{pF}) \end{gathered}$ | Noise (ppm of FSR, rms) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{gathered} \text { Range } \\ 0 \end{gathered}$ | Range 1 | $\begin{gathered} \text { Range } \\ 2 \end{gathered}$ | $\begin{gathered} \text { Range } \\ 3 \end{gathered}$ | $\begin{gathered} \text { Range } \\ 4 \end{gathered}$ | $\begin{gathered} \text { Range } \\ 5 \end{gathered}$ | $\begin{gathered} \text { Range } \\ 6 \end{gathered}$ | Range $7$ |
| 0 | 23.6 | 7.3 | 5.2 | 4.4 | 4.2 | 4.0 | 3.8 | 3.7 |
| 24 | 30.8 | 10.4 | 6.7 | 5.5 | 4.9 | 4.5 | 4.3 | 4.1 |
| 50 | 36.3 | 12.3 | 8.2 | 6.5 | 5.6 | 5.1 | 4.8 | 4.4 |
| 75 | 41.3 | 14.4 | 8.9 | 7.2 | 6.0 | 5.4 | 5.1 | 4.7 |
| 100 | 46.1 | 16.0 | 10.0 | 8.0 | 6.7 | 5.9 | 5.4 | 5.0 |
| 150 | 57.0 | 18.8 | 11.9 | 9.2 | 7.8 | 6.8 | 6.1 | 5.7 |
| 200 | 68.1 | 21.7 | 13.5 | 10.2 | 8.6 | 7.6 | 6.8 | 6.4 |
| 300 | 89.3 | 27.7 | 16.3 | 12.5 | 10.6 | 9.0 | 8.1 | 7.4 |
| 500 | 134.0 | 38.9 | 22.4 | 16.6 | 13.5 | 11.7 | 10.4 | 9.5 |






INSTRUMENTS
www.ti.com

## TYPICAL CHARACTERISTICS (continued)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, characterization done with Range $5(250 \mathrm{pC}), \mathrm{AVDD}=+5 \mathrm{~V}$, $\mathrm{DVDD}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+4.096 \mathrm{~V}$, Low Power Mode: $\mathrm{T}_{\mathrm{INT}}=400 \mu \mathrm{~s}$ and $\mathrm{CLK}=4 \mathrm{MHz}$, unless otherwise noted.


## THEORY OF OPERATION

The block diagram of the DDC114 is shown in Figure 1. The device contains four identical input channels that perform the function of current-to-voltage integration followed by a multiplexed A/D conversion. Each input has two integrators so that the current-to-voltage integration can be continuous in time. The output of the eight integrators are switched to two delta-sigma ( $\Delta \Sigma$ ) converters via two four-input multiplexers. With the

DDC114 in the continuous integration mode, the output of the integrators from one side of both of the inputs will be digitized while the other two integrators are in the integration mode, as illustrated in the timing diagram in Figure 2. This integration and A/D conversion process is controlled by the system clock, CLK. The results from side A and side B of each signal input are stored in a serial output shift register. The DVALID output goes low when the shift register contains valid data.


Figure 1. DDC114 Block Diagram


Figure 2. Basic Integration and Conversion Timing for the DDC114 (continuous mode)

The digital interface of the DDC114 provides the digital results via a synchronous serial interface consisting of differential data clocks (DCLK and $\overline{\text { DCLK }}$ ), a valid data pin ( $\overline{\text { DVALID }})$, differential serial data output pins (DOUT and DOUT), and differential serial data input pins (DIN and $\overline{\mathrm{DIN}}$ ). The DDC114 contains only two A/D converters, so the conversion process is interleaved (see Figure 2). The integration and conversion process is fundamentally independent of the data retrieval process. Consequently, the CLK frequency and DCLK frequencies need not be the same. DIN and DIN are only used when multiple converters are cascaded, and otherwise should both be tied to DGND.

## DEVICE OPERATION

## Basic Integration Cycle

The topology of the front end of the DDC114 is an analog integrator, as shown in Figure 3. In this diagram, only Input IN1 is shown. This representation of the input stage consists of an operational amplifier, a selectable feedback capacitor network $\left(\mathrm{C}_{\mathrm{F}}\right)$, and several switches that
implement the integration cycle. The timing relationships of all of the switches shown in Figure 3 are illustrated in Figure 4. Figure 4 is used to conceptualize the operation of the integrator input stage of the DDC114 and should not be used as an exact timing tool for design. See Figure 5 for the block diagrams of the reset, integrate, wait and convert states of the integrator section of the DDC114. This internal switching network is controlled externally with the convert pin (CONV), range selection pins (RANGEO-RANGE2), and the system clock (CLK). For the best noise performance, CONV must be synchronized with the rising edge of CLK. It is recommended that CONV toggle within $\pm 10$ ns of the rising edge of CLK.

The noninverting inputs of the integrators are connected to ground. Consequently, the DDC114 analog ground should be as clean as possible. The range switches, along with the internal and external capacitors ( $\mathrm{C}_{\mathrm{F}}$ ), are shown in parallel between the inverting input and output of the operational amplifier. At the beginning of a conversion, the switches $\mathrm{S}_{\mathrm{AID}}, \mathrm{S}_{\text {INTA }}, \mathrm{S}_{\text {INtB }}, \mathrm{S}_{\text {REF1 }}, \mathrm{S}_{\text {ReF2 }}$, and $\mathrm{S}_{\text {ReSet }}$ are set (see Figure 4).


Figure 3. Basic Integration Configuration for Input 1, Shown with a $250 \mathrm{pC}\left(\mathrm{C}_{\mathrm{F}}=62.5 \mathrm{pF}\right)$ Input Range


Figure 4. Basic Integration Timing Diagram (as shown in Figure 3)

a) Reset Configuration

IN

c) Integrate Configuration

b) Wait Configuration

d) Convert Configuration

Figure 5. Diagrams for the Four Configurations of the Front End Integrators of the DDC114

At the completion of an $A / D$ conversion, the charge on the integration capacitor $\left(\mathrm{C}_{\mathrm{F}}\right)$ is reset with $\mathrm{S}_{\text {REF1 }}$ and $\mathrm{S}_{\text {RESET }}$ (see Figure 4 and Figure 5a). In this manner, the selected capacitor is charged to the reference voltage, VREF. Once the integration capacitor is charged, $\mathrm{S}_{\text {REF } 1}$ and $\mathrm{S}_{\text {RESET }}$ are switched so that VREF is no longer connected to the amplifier circuit while it waits to begin integrating (see Figure $5 b$ ). With the rising edge of CONV, $\mathrm{S}_{\text {INTA }}$ closes, which begins the integration of side $A$. This process puts the integrator stage into its integrate mode (see Figure 5c).
Charge from the input signal is collected on the integration capacitor, causing the voltage output of the amplifier to decrease. The falling edge of CONV stops the integration by switching the input signal from side $A$ to side $B\left(S_{\text {INTA }}\right.$ and $\mathrm{S}_{\mathrm{INTB}}$ ). Prior to the falling edge of CONV, the signal on side $B$ was converted by the $A / D$ converter and reset during the time that side A was integrating. With the falling edge of CONV, side $B$ starts integrating the input signal. Now the output voltage of the side A operational amplifier is presented to the input of the $\Delta \Sigma A / D$ converter (see Figure 5d).

## Integration Capacitors

There are eight different capacitors available on-chip for both sides of every channel in the DDC114. These internal capacitors are trimmed in production to achieve the specified performance for range error of the DDC114. The range control pins (RANGE0-RANGE2) change the capacitor value for all four integrators. Consequently, all inputs and both sides of each input will always have the same full-scale range. Table 1 shows the capacitor value selected for each range selection.

Table 1. Range Selection of the DDC114

| RANGE2 | RANGE1 | RANGE0 | $\mathbf{C}_{\mathbf{F}}$ <br> $(\mathbf{p F}$, typ) | INPUT RANGE <br> ( $\mathbf{p C}$, ty $\mathbf{p})$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 3 | -0.048 to 12 |
| 0 | 0 | 1 | 12.5 | -0.2 to 50 |
| 0 | 1 | 0 | 25 | -0.4 to 100 |
| 0 | 1 | 1 | 37.5 | -0.6 to 150 |
| 1 | 0 | 0 | 50 | -0.8 to 200 |
| 1 | 0 | 1 | 62.5 | -0.1 to 250 |
| 1 | 1 | 0 | 75 | -1.2 to 300 |
| 1 | 1 | 1 | 87.5 | -1.4 to 350 |

## Voltage Reference

The external voltage reference is used to reset the integration capacitors before an integration cycle begins. It is also used by the $\Delta \Sigma$ converter while the converter is measuring the voltage stored on the integrators after an integration cycle ends. During this sampling, the external reference must supply the charge needed by the $\Delta \Sigma$ converter. For an integration time of $400 \mu \mathrm{~s}$, this charge translates to an average VREF current of approximately $75 \mu \mathrm{~A}$. The amount of charge needed by the $\Delta \Sigma$ converter is independent of the integration time; therefore, increasing the integration time lowers the average current. For example, an integration time of $800 \mu$ s lowers the average VREF current to $37.5 \mu \mathrm{~A}$.

It is critical that VREF be stable during the different modes of operation (see Figure 5). The $\Delta \Sigma$ converter measures the voltage on the integrator with respect to VREF. Since the integrator capacitors are initially reset to VREF, any drop in VREF from the time the capacitors are reset to the time when the converter measures the integrator output will introduce an offset. It is also important that VREF be stable over longer periods of time because changes in VREF correspond directly to changes in the full-scale range. Finally, VREF should introduce as little additional noise as possible.

For these reasons, it is strongly recommended that the external reference source be buffered with an operational amplifier, as shown in Figure 6. In this circuit, the voltage reference is generated by a 4.096 V reference. A low-pass filter to reduce noise connects the reference to an operational amplifier configured as a buffer. This amplifier should have low noise and input/output common-mode ranges that support VREF. Following the buffer are capacitors placed close to the DDC114 VREF pin. Even though the circuit in Figure 6 might appear to be unstable because of the large output capacitors, it works well for most operational amplifiers. It is NOT recommended that series resistance be placed in the output lead to improve stability since this can cause a drop in VREF, producing large offsets.


Figure 6. Recommended External Voltage Reference Circuit for Best Low-Noise Operation with the DDC114

## DDC114 Frequency Response

The frequency response of the DDC114 is set by the front end integrators and is that of a traditional continuous time integrator, as shown in Figure 7. By adjusting $\mathrm{T}_{\mathrm{INT}}$, the user can change the 3dB bandwidth and the location of the notches in the response. The frequency response of the $\Delta \Sigma$ converter that follows the front end integrator is of no consequence because the converter samples a held signal from the integrators. That is, the input to the $\Delta \Sigma$ converter is always a DC signal. Since the output of the front end integrators are sampled, aliasing can occur. Whenever the frequency of the input signal exceeds one-half of the sampling rate, the signal will fold back down to lower frequencies.


Figure 7. Frequency Response of the DDC114

## Test Mode

When Test Mode is used, the inputs (IN1, IN2, IN3, and IN4) are disconnected from the DDC114 integrators to enable the user to measure a zero input signal regardless of the current supplied to the inputs. In addition, packets of charge can be transferred to the integrators in 11 pC intervals to measure non-zero values. The test mode works with both the continuous and non-continuous modes. The timing diagram for the test mode is shown in Figure 8 with the timing specifications given in Table 2.
To enter Test Mode, hold TEST high while CONV transitions. If TEST is held high during the entire integration period, the integrators measure a zero value. This mode can be used to help debug a design or perform diagnostic tests. To apply packets of charge during Test Mode, simply strobe TEST low then high before the next CONV transition. Each rising edge of TEST causes approximately 11 pC of charge to be transferred to the integrators. This charge transfer is independent of the integration time. Data retrieval during Test Mode is identical to normal operation. To exit Test Mode, take TEST low and allow several cycles after exiting before using the data.


Figure 8. Timing Diagram of the Test Mode of the DDC114
Table 2. Timing for the DDC114 in the Test Mode

| SYMBOL | DESCRIPTION | MIN | TYP | MAX |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | Setup Time for Test Mode Enable | 100 |  |  |
| $\mathrm{t}_{2}$ | Setup Time for Test Mode Disable | 100 |  |  |
| $\mathrm{t}_{3}$ | Hold Time for Test Mode Enable | 100 |  |  |
| $\mathrm{t}_{4}$ | From Rising Edge of TEST to the Edge of CONV while Test Mode |  |  |  |
| $\mathrm{t}_{5}$ | Enabled |  |  |  |

## DIGITAL INTERFACE

The digital interface of the DDC114 provides the digital results via a synchronous serial interface consisting of differential data clocks (DCLK and DCLK), a valid data pin (DVALID), differential serial data output pins (DOUT and DOUT), and differential serial data input pins (DIN and DIN). The DDC114 contains only two A/D converters, so the conversion process is interleaved (see Figure 2, page 8). The integration and conversion processes are independent of the data retrieval process. Consequently, the CLK frequency and DCLK frequencies need not be the same. DIN and $\overline{\text { DIN }}$ are used when multiple converters are cascaded. Cascading or daisy-chaining greatly simplifies the interconnection and routing of the digital outputs in cases where a large number of converters are needed. Refer to the Cascading Multiple Converters section of this data sheet for more detail.

## Complementary Signals ( $\overline{\mathrm{DCLK}}, \overline{\mathrm{DIN}}$, and $\overline{\text { DOUT }})$

The DDC114 provides optional complementary inputs ( $\overline{\mathrm{DCLK}}, \overline{\mathrm{DIN}}$ ) to help reduce digital coupling to the analog inputs. If using these inputs, connect a complementary signal to each. If these inputs are not connected on the DDC114, they should be tied to DGND. DOUT is a complementary output designed to drive $\overline{\mathrm{DIN}}$. If not using $\overline{\text { DOUT, leave it floating. }}$

## System and Data Clocks (CLK and CONV)

The system clock is supplied to CLK and the data clock is supplied to DCLK. Make sure the clock signals are clean-avoid overshoot or ringing. For best performance, generate both clocks from the same clock source. DCLK should be disabled by taking it low after the data has been shifted out or while CONV is transitioning.
When using multiple DDC114s, pay close attention to the DCLK distribution on the printed circuit board (PCB). In particular, make sure to minimize skew in the DCLK signal as this can lead to timing violations in the serial interface specifications. See the Cascading Multiple Converters section for more details.

## System Clock Divider (CLK_4X)

The CLK_4X input enables an internal divider on the system clock as shown in Table 3. When CLK_4X = 1, the system clock is divided by four. This allows a 4X faster system clock, which in turn provides a finer quantization of the integration time as the CONV signal needs to be synchronized with the system clock for the best performance.

Table 3. CLK_4X Pin Operation

| CLK_4X <br> PIN | CLK DIVIDER <br> VALUE | CLK FREQUENCY | INTERNAL CLOCK <br> FREQUENCY |
| :---: | :---: | :---: | :---: |
| 0 | 1 | 4 MHz | 4 MHz |
| 1 | 4 | 16 MHz | 4 MHz |

## High-Speed and Low-Power Modes (HISPD/LOPWR)

The HISPD/LOPWR input controls the power dissipation and in turn the maximum allowable CLK frequency and data rate, as shown in Table 4. With HISPD/LOPWR $=0$, the Low-Power Mode is selected with a typical $13.5 \mathrm{~mW} /$ channel and a maximum data rate of 2.5 kSPS . Setting HISPD/LOPWR $=1$ selects the High-Speed Mode, which supports a maximum data rate of 3.125 kSPS with a corresponding typical power of $18.0 \mathrm{~mW} /$ channel.

Table 4. HISPD/LOPWR Pin Operation

| $\frac{\text { HISPD/ }}{\text { LOPWR }}$ | MODE | TYPICAL <br> POWER/ <br> CHANNEL | MAXIMUM <br> CLK FREQUENCY <br> (CLK_4X = 0) | MAXIMUM <br> DATA <br> RATE |
| :---: | :---: | :---: | :---: | :---: |
| 0 | Low Power | $13.5 \mathrm{~mW} / \mathrm{ch}$ | 4.0 MHz | 2.5 kSPS |
| 1 | High Speed | $18.0 \mathrm{~mW} / \mathrm{ch}$ | 4.8 MHz | 3.125 kSPS |

## Data Valid (DVALID)

The DVALID signal indicates that data is ready. Data retrieval may begin after DVALID goes low. This signal is generated using an internal clock divided down from the system clock CLK. The phase relationship between this internal clock and CLK is set when power is first applied, and is random. Since the user must synchronize CONV with CLK, the DVALID signal will have a random phase relationship with CONV. This uncertainty is $\pm 1 / \mathrm{f}_{\mathrm{CLK}}$. Polling $\overline{\text { DVALID eliminates any concern about this relationship. If }}$ data read back is timed from CONV, wait the maximum value of $t_{7}$ or $t_{8}$ to insure data is valid.

## Reset ( $\overline{R E S E T})$

The DDC114 is reset asynchronously by taking the RESET input low, as shown in Figure 9. Make sure the reset pulse is at least $50 \mu$ s wide. After resetting the DDC114, wait at least four conversions before using the data. It is very important to make sure the RESET is glitch free to avoid unintended resets. The RESET pin is used during power-up; see the Power-Up Sequence section for more details.


Figure 9. Reset Timing

## Convert (CONV)

CONV controls the integration time ( $\mathrm{T}_{\mathrm{INT}}$ ). For optimum analog performance, make sure CONV is synchronized to CLK.
This recommendation implies that while SPEED is low, $\mathrm{T}_{\text {INT }}$ needs to be adjusted in steps of 250ns if CLK_4X is low and CLK $=4 \mathrm{MHz}$. If CLK_4X is high and CLK = 16 MHz , this allows $\mathrm{T}_{\text {INT }}$ to be adjusted in steps of 62.5 ns .

## Conversion Rate

The conversion rate of the DDC114 is set by a combination of the integration time (determined by the user) and the speed of the A/D conversion process. The A/D conversion time is primarily a function of the system clock (CLK) speed. One A/D conversion cycle encompasses the conversion of two signals (one side of each dual integrator feeding the modulator) and the reset time for each of the integrators involved in the two conversions. In most situations, the A/D conversion time is shorter than the integration time. If this condition exists, the DDC114 will operate in continuous mode. When the DDC114 is in continuous mode, the sensor output is continuously integrated by one of the two sides of each input.

In the event that the A/D conversion takes longer than the integration time, the DDC114 will switch into a non-continuous mode. In non-continuous mode, the A/D converter is not able to keep pace with the speed of the integration process. Consequently, the integration process is periodically halted until the digitizing process catches up. These two basic modes of operation for the DDC114-continuous and non-continuous modes-are described below.

## Continuous and Non-Continuous Operational Modes

Figure 10 shows the state diagram of the DDC114. In all, there are eight states. Table 5 provides a brief explanation of each state.

Table 5. State Descriptions

| STATE | MODE | DESCRIPTION |
| :---: | :---: | :--- |
| 1 | Ncont | Complete m/r/az of side A, then side B (if previous <br> state is state 4). Initial power-up state when CONV <br> is initially held HIGH. |
| 2 | Ncont | Prepare side A for integration. |
| 3 | Cont | Integrate on side A. |
| 4 | Cont | Integrate on side B; m/r/az on side A. |
| 5 | Cont | Integrate on side A; m/r/az on side B. |
| 6 | Cont | Integrate on side B. |
| 7 | Ncont | Prepare side B for integration. |
| 8 | Ncont | Complete $m / r / a z ~ o f ~ s i d e ~ B, ~ t h e n ~ s i d e ~ A ~(i f ~ p r e v i o u s ~$ <br> state is state 5). Initial power-up state when CONV <br> is initially held LOW. |

Four signals are used to control progression around the state diagram: CONV, mbsy, and their complements. The state machine uses the level as opposed to the edges of CONV to control the progression. mbsy is an internallygenerated signal not available to the user. It is active whenever a measurement/reset/auto-zero ( $\mathrm{m} / \mathrm{r} / \mathrm{az}$ ) cycle is in progress.


Figure 10. Integrate/Measure State Diagram
During cont mode, mbsy is not active when CONV toggles. The non-integrating side is always ready to begin integrating when the other side finishes its integration. Consequently, monitoring the current status of CONV is all that is needed to know the current state. Cont mode operation corresponds to states 3-6. Two of the states, 3 and 6 , only perform an integration (no $\mathrm{m} / \mathrm{r} / \mathrm{az}$ cycle).
mbsy becomes important when operating in the ncont mode, states $1,2,7$, and 8 . Whenever CONV is toggled while mbsy is active, the DDC114 will enter or remain in either ncont state 1 (or 8). After mbsy goes inactive, state 2 (or 7 ) is entered. This state prepares the appropriate side for integration. In ncont states, the inputs to the DDC114 are grounded.
One interesting observation from the state diagram is that the integrations always alternate between sides A and B. This relationship holds for any CONV pattern and is independent of the mode. States 2 and 7 insure this relationship during ncont mode.

When power is first applied to the DDC114, the beginning state is either 1 or 8 , depending on the initial level of CONV. For CONV held high at power-up, the beginning state is 1 . Conversely, for CONV held low at power-up, the beginning state is 8 . In general, there is a symmetry in the state diagram between states 1-8, 2-7, 3-6, and 4-5. Inverting CONV results in the states progressing through their symmetrical match.

## TIMING EXAMPLES

## Cont Mode

A few timing diagrams help illustrate the operation of the state machine. These diagrams are shown in Figure 11 through Figure 19. Table 6 gives generalized timing specifications in units of CLK periods for CLK_4X $=0$. If CLK $4 X=1$, these values increase by a factor of four because of the internal clock divider. Values (in $\mu \mathrm{s}$ ) for Table 6 can be easily found for a given CLK. For example, if CLK $=4 \mathrm{MHz}$, then a CLK period $=0.25 \mu \mathrm{~s}$. $\mathrm{t}_{6}$ in Table 6 would then be $367.50 \pm 0.125 \mu \mathrm{~s}$.

Table 6. Timing Specifications Generalized in CLK Periods

| SYMBOL | DESCRIPTION | VALUE <br> (CLK periods with CLK_4X = 0) |
| :---: | :--- | :--- |
| $\mathrm{t}_{6}$ | Cont mode m/r/az cycle | $1470 \pm 0.5$ |
| $\mathrm{t}_{7}$ | Cont mode data ready | $1380 \pm 0.5$ |
| $\mathrm{t}_{8}$ | 1 st ncont mode data ready | $1379 \pm 1$ |
| $\mathrm{t}_{9}$ | 2nd ncont mode data ready | 1450 |
| $\mathrm{t}_{10}$ | Ncont mode m/r/az cycle | $2901 \pm 1$ |

Figure 11 shows a few integration cycles beginning with initial power-up for a cont mode example. The top signal is CONV and is supplied by the user. The next line indicates the current state in the state diagram. The following two traces show when integrations and measurement cycles are underway. The internal signal
mbsy is shown next. Finally, $\overline{\text { DVALID }}$ is given. As described in the data sheet, $\overline{\text { DVALID }}$ goes active low when data is ready to be retrieved from the DDC114. It stays low until DCLK is taken high and then back low by the user. The text below the DVALID pulse indicates the side of the data available to be read, and arrows help match the data to the corresponding integration. The signals illustrated in Figure 11 through Figure 19 are drawn at approximately the same scale.

In Figure 11, the first state is ncont state 8. The DDC114 always powers up in the ncont mode. In this case, the first state is 8 because CONV is initially low. After the first two states, cont mode operation is reached and the states begin toggling between 4 and 5 . From now on, the input is being continuously integrated, either on side $A$ or side $B$. The time needed for the $\mathrm{m} / \mathrm{r} / \mathrm{az}$ cycle, or $\mathrm{t}_{6}$, is the same time that determines the boundary between the cont and ncont modes described earlier in the Overview section. $\overline{\text { DVALID }}$ goes low after CONV toggles in time $\mathrm{t}_{7}$, indicating that data is ready to be retrieved. As shown in Figure 11, there are two values for $t_{6}$ and $t_{7}$. The reason for this is discussed in the Special Considerations section.

See Figure 12 for the timing diagram of the internal operations occurring during continuous mode operation. Table 7 gives the timing specifications in the continuous mode.


Figure 11. Continuous Mode Timing


Figure 12. Timing Diagram of the Internal Operation in Continuous Mode of the DDC114
Table 7. Timing for the Internal Operation in Continuous Mode

| SYMBOL | DESCRIPTION | CLK $=4 \mathrm{MHz}$, CLK_4X $=0$ |  |  | CLK $=4.8 \mathrm{MHz}$, CLK_4X $=0$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TINT | Integration Period (continuous mode) | 400 |  | 1,000,000 | 320 |  | 1,000,000 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{12}$ | A/D Conversion Time (internally controlled) |  | 169.5 |  |  | 141.25 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{13}$ | A/D Conversion Reset Time (internally controlled) |  | 4 |  |  | 3.333 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{14}$ | Integrator and A/D Conversion Reset Time (internally controlled) |  | 23 |  |  | 19.167 |  | $\mu \mathrm{s}$ |

## Ncont Mode

Non-continuous (ncont) mode of operation is intended for ranges 1 to 7 . It is not recommended to use Range 0 when operating in non-continuous mode. Figure 13 illustrates operation in ncont mode. The integrations come in pairs (that is, sides $A / B$ or sides $B / A$ ) followed by a time during which no integrations occur. During that time, the previous integrations are being measured, reset and auto-zeroed. Before the DDC114 can advance to states 3 or 6, both sides $A$ and $B$ must be finished with the $\mathrm{m} / \mathrm{r} / \mathrm{az}$ cycle, which takes time $t_{10}$. When the $\mathrm{m} / \mathrm{r} / \mathrm{az}$ cycles are completed, time $t_{11}$ is needed to prepare the next side for integration. This time is required for ncont mode because the $\mathrm{m} / \mathrm{r} / \mathrm{az}$ cycle of ncont mode is slightly different from that of cont mode. After the first integration ends, $\overline{\text { DVALID }}$ goes low in time $\mathrm{t}_{8}$.

This time is the same as in cont mode. The second data will be ready in time $t_{9}$ after the first data is ready. One result of the naming convention used in this data sheet is that when the DDC114 is operating in ncont mode, it passes through both ncont mode states and cont mode states. For example, in Figure 13, the state pattern is $3,4,1,2,3,4$, $1,2,3,4 \ldots$ where 3 and 4 are cont mode states. Ncont mode, by definition, means that for some portion of the time, neither side $A$ nor $B$ is integrating. States that perform an integration are labeled cont mode states, while those that do not are called ncont mode states. Since integrations are performed in ncont mode, just not continuously, some cont mode states must be used in an ncont mode state pattern.


Figure 13. Non-Continuous Mode Timing


Figure 14. Conversion Detail for the Internal Operation of Non-Continuous Mode with Side A Integrated First

Table 8. Internal Timing for the DDC114 in Non-Continuous Mode

| SYMBOL | DESCRIPTION | CLK $=4 \mathrm{MHz}$, CLK_4X $=0$ |  |  | CLK $=4.8 \mathrm{MHz}$, CLK_4X $=0$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TINT | Integration Time (non-continuous mode) | 400 |  | 1,000,000 | 320 |  | 1,000,000 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{12}$ | A/D Conversion Time (internally controlled) |  | 169.5 |  |  | 141.25 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{13}$ | A/D Conversion Reset Time (internally controlled) |  | 4 |  |  | 3.333 |  | $\mu \mathrm{s}$ |
| $t_{15}$ | Integrator and A/D Conversion Reset Time (internally controlled) |  | 19.5 |  |  | 16.25 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{16}$ | Total A/D Conversion and Reset Time (internally controlled) | $725.25 \pm 0.25$ |  |  | $604.375 \pm 0.208$ |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{17}$ | Release Time | 18 |  |  | 15 |  |  | $\mu \mathrm{s}$ |



Figure 15. Internal Operation Timing Diagram of Non-Continuous Mode with Side B Integrated First
www.ti.com

Looking at the state diagram, one can see that the CONV pattern needed to generate a given state progression is not unique. Upon entering states 1 or 8 , the DDC114 remains in those states until mbsy goes low, independent of CONV. As long as the $\mathrm{m} / \mathrm{r} / \mathrm{az}$ cycle is underway, the state machine ignores CONV (see Figure 10, page 14). The top two signals in Figure 16 are different CONV patterns that produce the same state. This feature allows flexibility in generating ncont mode CONV patterns. For example, the DDC114 Evaluation Fixture operates in ncont mode by generating a square wave with pulse width $<\mathrm{t}_{6}$. Figure 17 illustrates operation in ncont mode using a $50 \%$ duty cycle

CONV signal with $\mathrm{T}_{\mathrm{INT}}=512$ CLK periods. Care must be exercised when using a square wave to generate CONV. There are certain integration times that must be avoided since they produce very short intervals for state 2 (or state 7 if CONV is inverted). As seen in the state diagram, the state progresses from 2 to 3 as soon as CONV is high. The state machine does not insure that the duration of state 2 is long enough to properly prepare the next side for integration $\left(\mathrm{t}_{11}\right)$. This must be done by the user with proper timing of CONV. For example, if CONV is a square wave with $\mathrm{T}_{\text {INT }}=970$ CLK periods, state 2 will only be 9 CLK periods long; therefore, $\mathrm{t}_{11}$ will not be met.


Figure 16. Equivalent CONV Signals in Non-Continuous Mode


Figure 17. Non-Continuous Mode Timing with a 50\% Duty Cycle CONV Signal

## Changing Between Modes

Changing from cont to ncont mode occurs whenever $\mathrm{T}_{\text {INT }}$ $<\mathrm{t}_{6}$. Figure 18 shows an example of this transition. In this figure, cont mode is entered when the integration on side A is completed before the $\mathrm{m} / \mathrm{r} / \mathrm{az}$ cycle on side B is complete. The DDC114 completes the measurement on sides $B$ and $A$ during states 8 and 7 with the input signal shorted to ground. Ncont integration begins with state 6.

Changing from ncont to cont mode occurs when $\mathrm{T}_{\text {INT }}$ is increased so that $\mathrm{T}_{\text {INT }}$ is always $\geq \mathrm{t}_{6}$ as shown in Figure 19 (see Figure 14 and Table 8, page 18). With a longer $\mathrm{T}_{\text {INT }}$, the m/r/az cycle has enough time to finish before the next integration begins and continuous integration of the input signal is possible. For the special case of the very first integration when changing to cont mode, $\mathrm{T}_{\text {INT }}$ can be $<\mathrm{t}_{6}$. This is allowed because there is no simultaneous $\mathrm{m} / \mathrm{r} / \mathrm{az}$ cycle on the side B during state 3-there is no need to wait for it to finish before ending the integration on side A .


Figure 18. Changing from Continuous Mode to Non-Continuous Mode


Figure 19. Changing from Non-Continuous Mode to Continuous Mode

## DATA FORMAT (FORMAT)

The serial output data is provided in an offset binary code as shown in Table 9. The digital input pin FORMAT selects how many bits are used in the output word. When FORMAT is high (1), 20 bits are used. When FORMAT is low (0), the lower 4 bits are truncated so that only 16 bits are used. Note that the LSB size is 16 times bigger when FORMAT $=0$. An offset is included in the output to allow slightly negative inputs, from board leakages for example, from clipping the reading. This offset is approximately $0.4 \%$ of the positive full-scale.

Table 9. Ideal Output Code(1) vs Input Signal

| INPUT <br> SIGNAL | IDEAL OUTPUT CODE <br> FORMAT = HIGH (1) | IDEAL OUTPUT CODE <br> FORMAT = LOW (0) |
| :---: | :---: | :---: |
| $\geq 100 \%$ FS | 11111111111111111111 | 1111111111111111 |
| $0.001531 \%$ FS | 00000001000000010000 | 0000000100000001 |
| $0.001436 \%$ FS | 00000001000000001111 | 0000000100000000 |
| $0.000191 \%$ FS | 00000001000000000010 | 0000000100000000 |
| $0.000096 \%$ FS | 00000001000000000001 | 0000000100000000 |
| $0 \%$ FS | 00000001000000000000 | 0000000100000000 |
| $-0.3955 \%$ FS | 00000000000000000000 | 0000000000000000 |

(1) Excludes the effects of noise, INL, offset, and gain errors.

## DATA RETRIEVAL

In both the continuous and non-continuous modes of operation, the data from the last conversion is available for retrieval on the falling edge of DVALID (see Figure 20 and Table 10, on page 22). Data is shifted out on the falling edge of the data clock, DCLK. Make sure not to retrieve data while CONV changes as this can introduce noise. Stop activity on DCLK at least $10 \mu$ s before or after a CONV transition

Setting the FORMAT pin = 0 (16-bit output word) reduces the time needed to retrieve data by $20 \%$, since there are fewer bits to shift out. This time reduction can be useful in multichannel systems requiring only 16 bits of resolution.


Figure 20. Digital Interface Timing Diagram for Data Retrieval From a Single DDC114

Table 10. Timing for the DDC114 Data Retrieval

| SYMBOL | DESCRIPTION | CLK $=4 \mathrm{MHz}$, CLK_4X $=0$ |  |  | CLK $=4.8 \mathrm{MHz}$, CLK_4X $=0$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\mathrm{t}_{18}$ | Propagation Delay from Falling Edge of CLK to $\overline{\text { DVALID }}$ LOW | 5 |  |  | 5 |  |  | ns |
| $\mathrm{t}_{19}$ | Propagation Delay from Falling Edge of DCLK to $\overline{\text { DVALID }}$ HIGH | 5 |  |  | 5 |  |  | ns |
| $t_{20}$ | Hold Time that DOUT is Valid Before the Falling Edge of $\overline{\text { DVALID }}$ |  | 1.75 |  |  | 1.458 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{21}$ | Hold Time that DOUT is Valid After Falling Edge of DCLK | 5 |  |  | 5 |  |  | ns |
| $\mathrm{t}_{21 \mathrm{~A}}{ }^{(1)}$ | Propagation Delay from Falling Edge of DCLK to Valid DOUT |  |  | 10 |  |  | 10 | ns |

[^0]
## SPECIAL CONSIDERATIONS

## Cascading Multiple Converters

Multiple DDC114 units can be connected in serial configuration, as illustrated in Figure 21.

DOUT can be used with DIN to daisy-chain several DDC114 devices together to minimize wiring. In this mode of operation, the serial data output is shifted through multiple DDC114s, as illustrated in Figure 21.
See Figure 22 for the timing diagram when the DIN input is used to daisy-chain several devices. Table 11 gives the timing specification for data retrieval using DIN.


Figure 21. Daisy-Chained DDC114s


Figure 22. Timing Diagram When Using the DIN Function of the DDC114
Table 11. Timing for the DDC114 Data Retrieval Using DIN

| SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{22}$ | Set-Up Time From DIN to Falling Edge of DCLK | 5 |  |  | ns |
| $\mathrm{t}_{23}$ | Hold Time For DIN After Falling Edge of DCLK | 4 |  |  | ns |

## RETRIEVAL BEFORE CONV TOGGLES (CONTINUOUS MODE)

Data retrieval before CONV toggles is the most straightforward method. Data retrieval begins soon after DVALID goes low and finishes before CONV toggles; as shown in Figure 23. For best performance, data retrieval must stop $t_{28}$ before CONV toggles. This method is most appropriate for longer integration times. The maximum time available for readback is $T_{I N T}-t_{27}-t_{28}$. For DCLK = 10 MHz and $\mathrm{CLK}=4 \mathrm{MHz}$, the maximum number of DDC114s that can be daisy-chained together (FORMAT = high) is calculated by Equation 1:

$$
\begin{equation*}
\frac{\mathrm{T}_{\mathrm{INT}}-355.125 \mu \mathrm{~S}}{80 \tau_{\mathrm{DCLK}}} \tag{1}
\end{equation*}
$$

NOTE: $64 \tau_{\text {DCLK }}$ is used for FORMAT $=$ low.
where $\tau_{\text {DCLK }}$ is the period of the data clock. For example, if $\mathrm{T}_{\text {INT }}=1000 \mu \mathrm{~s}$ and DCLK $=10 \mathrm{MHz}$, the maximum number of DDC114s (FORMAT $=$ high) is shown in Equation 2:

$$
\begin{equation*}
\frac{1000 \mu \mathrm{~s}-355.125 \mu \mathrm{~s}}{(80)(100 \mathrm{~ns})}=80.60 \rightarrow 80 \mathrm{DDC} 114 \mathrm{~s} \tag{2}
\end{equation*}
$$

$$
\text { (or } 100 \text { for FORMAT = low). }
$$



Figure 23. Readback Before CONV Toggles

## RETRIEVAL AFTER CONV TOGGLES (CONTINUOUS MODE)

For shorter integration times, more time is available if data retrieval begins after CONV toggles and ends before the new data is ready. Data retrieval must wait $t_{29}$ after CONV toggles before beginning. See Figure 24 for an example of this. The maximum time available for retrieval is $\mathrm{t}_{27}-\mathrm{t}_{29}-\mathrm{t}_{26}(344.875 \mu \mathrm{~s}-10 \mu \mathrm{~s}-1.75 \mu \mathrm{~s}$ for CLK $=4 \mathrm{MHz}$ ), regardless of $\mathrm{T}_{\mathrm{INT}}$. The maximum number
of DDC114s that can be daisy-chained together (FORMAT = high) is calculated by Equation 3:

$$
\begin{equation*}
\frac{333.125 \mu \mathrm{~S}}{80 \tau_{\mathrm{DCLK}}} \tag{3}
\end{equation*}
$$

NOTE: $64 \tau_{\text {DCLK }}$ is used for FORMAT = low.
For DCLK $=10 \mathrm{MHz}$, the maximum number of DDC114s is 41 (or 52 for FORMAT = low).


| SYMBOL | DESCRIPTION | CLK $=4 \mathrm{MHz}$, CLK_4X $=0$ |  |  | CLK $=4.8 \mathrm{MHz}$, CLK_4X $=0$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\mathrm{t}_{26}$ | Hold Time that DOUT is Valid Before Falling Edge of DVALID |  | 1.75 |  |  | 1.458 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{27}$ | Cont Mode Data Ready | $345.00 \pm 0.125$ |  |  | $287.5 \pm 0.104$ |  |  | $\mu \mathrm{s}$ |
| t29 | Data Retrieval Start-Up After Edge of CONV | 10 |  |  | 10 |  |  | $\mu \mathrm{s}$ |

Figure 24. Readback After CONV Toggles

For the absolute maximum time for data retrieval, data can be retrieved before and after CONV toggles. Nearly all of $\mathrm{T}_{\mathrm{INT}}$ is available for data retrieval. Figure 25 illustrates how this is done by combining the two previous methods. You must pause the retrieval during CONV toggling to prevent digital noise, as discussed previously, and finish before the next data is ready. The maximum number of DDC114s that can be daisy-chained together (FORMAT = high) is:

$$
\frac{\mathrm{T}_{\mathrm{INT}}-20 \mu \mathrm{~s}-1.75 \mu \mathrm{~s}}{80 \tau_{\mathrm{DCLK}}}
$$

NOTE: $64 \tau_{\text {DCLK }}$ is used for FORMAT = low.
For $\mathrm{T}_{\text {INT }}=400 \mu \mathrm{~s}$ and DCLK $=10 \mathrm{MHz}$, the maximum number of DDC114s is 47 (or 59 for FORMAT = low).

## RETRIEVAL: NONCONTINUOUS MODE

Retrieving in noncontinuous mode is slightly different than compared with the continuous mode. As illustrated in Figure 26, $\overline{\text { DVALID }}$ goes low in time $t_{30}$ after the first integration completes. If $\mathrm{T}_{\text {INT }}$ is shorter than this time, all of $t_{31}$ is available to retrieve data before the other side data is ready. For $\mathrm{T}_{\text {INT }}>t_{30}$, the first integration data is ready before the second integration completes. Data retrieval must be delayed until the second integration completes, leaving less time available for retrieval. The time available is $t_{31}-\left(T_{I N T}-t_{30}\right)$. The second integration data must be retrieved before the next round of integration begins. This time is highly dependent on the pattern used to generate CONV. As with the continuous mode, data retrieval must halt before and after CONV toggles ( $\mathrm{t}_{28}, \mathrm{t}_{29}$ ) and be completed before new data is ready ( $\mathrm{t}_{26}$ ).


Figure 25. Readback Before and After CONV Toggles


Figure 26. Readback in Non-Continuous Mode

## POWER-UP SEQUENCING

Prior to power-up, all digital and analog inputs must be low. After the power supplies have settled, release RESET after time $t_{32}$. (See Figure 28 and Table 12.) Wait for time $\mathrm{t}_{33}$ to begin applying the digital signals CONV and CLK. The first CONV pulse will complete the release state and begin integration.

## LAYOUT

## POWER SUPPLIES AND GROUNDING

Both AVDD and DVDD should be as quiet as possible. It is particularly important to eliminate noise from AVDD that is non-synchronous with the DDC114 operation. Figure 27 illustrates two acceptable ways to supply power to the DDC114. The first case shows two separate +5 V supplies for AVDD and DVDD. In this case, each +5 V supply of the DDC114 should be bypassed with $10 \mu \mathrm{~F}$ solid tantalum capacitors and $0.1 \mu \mathrm{~F}$ ceramic capacitors. The second case shows the DVDD power supply derived from the AVDD supply with a $<10 \Omega$ isolation resistor. In both cases, the $0.1 \mu \mathrm{~F}$ capacitors should be placed as close to the DDC114 package as possible. It is recommended that both the analog and digital grounds (AGND and DGND) be connected to a single ground plane on the printed circuit board (PCB).

## THERMAL PAD

It is strongly recommended that the thermal pad on the DDC114 be connected to ground on the PCB. No PCB traces should be routed underneath the thermal pad.


Figure 27. Power-Supply Connection Options


Figure 28. Timing Diagram at Power-Up of the DDC114

Table 12. Timing for the DDC114 Power-Up Sequence

| SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{32}$ | Power Supplies Settled to $\overline{\text { RESET Release }}$ | 10 |  |  |  |
| $t_{33}$ | $\overline{R E S E T}$ Release to CONV, CLK Begin | 50 |  |  |  |
| $t_{34}$ | First CONV Pulse Width | 50 |  | $\mu \mathrm{~s}$ |  |

## Shielding Analog Signal Paths

As with any precision circuit, careful PCB layout ensures the best performance. It is essential to make short, direct interconnections and avoid stray wiring capacitance-particularly at the analog input pins. Digital signals should be kept as far from the analog input signals as possible on the PCB.

Input shielding practices should be taken into consideration when designing the circuit layout for the DDC114. The inputs to the DDC114 are high impedance and extremely sensitive to extraneous noise. Leakage
currents between the PCB traces can exceed the input bias current of the DDC114 if shielding is not implemented. Figure 29 illustrates an acceptable approach to this problem. A PC ground plane is placed around the inputs of the DDC114. This shield helps minimize coupled noise into the input pins.

This approach reduces leakage effects by surrounding these sensitive pins with a low impedance analog ground. Leakage currents from other portions of the circuit will flow harmlessly to the low impedance analog ground rather than into the analog input stage of the DDC114.


Figure 29. Recommended Shield for DDC114 Layout Design

## Revision History

| DATE | REV | PAGE | SECTION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :--- |
| $4 / 09$ | C | 1 | Front Page | Updated front page appearance. |
|  |  | 9 | Theory of Operation | Changed last sentence of first paragraph on page 9. |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DDC114IRTCR | ACTIVE | VQFN | RTC | 48 | 2500 | RoHS \& Green | SN | Level-3-260C-168 HR | -40 to 85 | DDC114 | Samples |
| DDC114IRTCT | ACTIVE | VQFN | RTC | 48 | 250 | RoHS \& Green | SN | Level-3-260C-168 HR | -40 to 85 | DDC114 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as " Pb -Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000 \mathrm{ppm}$ threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall Tl's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TeXAS

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DDC114IRTCR | VQFN | RTC | 48 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.5 | 12.0 | 16.0 | Q2 |

PACKAGE MATERIALS INFORMATION

*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length $(\mathbf{m m})$ | Width $(\mathbf{m m})$ | Height $(\mathrm{mm})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DDC114IRTCR | VQFN | RTC | 48 | 2500 | 350.0 | 350.0 | 43.0 |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

RTC (S-PVQFN-N48)


4205143/D 05/11
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. QFN (Quad Flatpack No-Lead) Package configuration.
D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

| RTC (S-PVQFN-N48) | PLASTIC QUAD FLATPACK NO-LEAD |
| :---: | :---: |
| THERMAL INFORMATION |  |
| This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). |  |
| For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. |  |
| The exposed thermal pad dimensi | re shown in the following illustration. |



Bottom View
Exposed Thermal Pad Dimensions
4206337-2/H 01/11
NOTE: All linear dimensions are in millimeters
RTC (S-PVQFN-N48)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http: //www.ti.com>.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2021, Texas Instruments Incorporated


[^0]:    (1) With a maximum load of one DDC114 (4pF typical) with an additional load of 5 pF .

