

Order

Now







TEXAS INSTRUMENTS

# ADC08DJ3200

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

# ADC08DJ3200 6.4-GSPS Single-Channel or 3.2-GSPS Dual-Channel, 8-bit, RF-Sampling Analog-to-Digital Converter (ADC)

# 1 Features

- ADC core:
  - 8-bit resolution
  - Up to 6.4 GSPS in single-channel mode
  - Up to 3.2 GSPS in dual-channel mode
- Performance specifications (f<sub>IN</sub> = 997 MHz):
  - ENOB: 7.8 bits
  - SFDR:
    - Dual-channel mode: 67 dBFS
    - Single-channel mode: 62 dBFS
  - Buffered analog inputs with V<sub>CMI</sub> of 0 V:
  - Analog input bandwidth (-3 dB): 8.0 GHz
  - Usable input frequency range: >10 GHz
  - Full-scale input voltage (V<sub>FS</sub>, default): 0.8 V<sub>PP</sub>
  - Analog input common-mode ( $V_{ICM}$ ): 0 V
- Noiseless aperture delay (T<sub>AD</sub>) adjustment:
  - Precise sampling control: 19-fs step
  - Simplifies synchronization and interleaving
  - Temperature and voltage invariant delays
- Easy-to-use synchronization features:
  - Automatic SYSREF timing calibration
  - Timestamp for sample marking
- JESD204B serial data interface:
  - Supports subclass 0 and 1
  - Maximum lane rate: 12.8 Gbps
  - Up to 16 lanes allows reduced lane rate
- Power consumption: 2.8 W
- Power supplies: 1.1 V, 1.9 V

## ADC08DJ3200 Measured Input Bandwidth



# 2 Applications

- Satellite communications (SATCOM)
- Synthetic aperture radar (SAR)
- Time-of-flight and LIDAR distance measurement
- · Oscilloscopes and wideband digitizers
- Microwave backhaul
- RF sampling software-defined radio (SDR)
- Spectrometry

# 3 Description

The ADC08DJ3200 device is an RF-sampling, gigasample, analog-to-digital converter (ADC) that can directly sample input frequencies from DC to above 10 GHz. In dual-channel mode, the ADC08DJ3200 can sample up to 3200 MSPS and up to 6400 MSPS in single-channel mode. Programmable tradeoffs in channel count (dual-channel mode) and Nyquist bandwidth (single-channel mode) allow development of flexible hardware that meets the needs of both high count or channel wide instantaneous signal bandwidth applications. Full-power input bandwidth (-3 dB) of 8.0 GHz, with usable frequencies exceeding the -3-dB point in both dual- and singlechannel modes, allows direct RF sampling of L-band, S-band, C-band, and X-band for frequency agile systems.

The ADC08DJ3200 uses a high-speed JESD204B output interface with up to 16 serialized lanes and subclass-1 compliance for deterministic latency and multi-device synchronization. The serial output lanes support up to 12.8 Gbps and can be configured to trade-off bit rate and number of lanes. At 5 GSPS, only four total lanes are required running at 12.5 Gbps or 16 lanes can be used to reduce the lane rate to 3.125 Gbps. Innovative synchronization features, including noiseless aperture delay ( $T_{AD}$ ) adjustment and SYSREF windowing, simplify system design for phased array radar and MIMO communications.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)     |  |  |
|-------------|-------------|---------------------|--|--|
| ADC08DJ3200 | FCBGA (144) | 10.00 mm × 10.00 mm |  |  |

(1) For all available packages, see the package option addendum at the end of the data sheet.

TEXAS INSTRUMENTS

www.ti.com

# Table of Contents

| 1 | Feat          | ures 1                                                                  |  |  |  |  |  |  |  |  |  |
|---|---------------|-------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| 2 | Арр           | lications 1                                                             |  |  |  |  |  |  |  |  |  |
| 3 | Description 1 |                                                                         |  |  |  |  |  |  |  |  |  |
| 4 | Revi          | ision History 2                                                         |  |  |  |  |  |  |  |  |  |
| 5 | Pin           | Configuration and Functions 3                                           |  |  |  |  |  |  |  |  |  |
| 6 | Spe           | cifications8                                                            |  |  |  |  |  |  |  |  |  |
|   | 6.1           | Absolute Maximum Ratings 8                                              |  |  |  |  |  |  |  |  |  |
|   | 6.2           | ESD Ratings8                                                            |  |  |  |  |  |  |  |  |  |
|   | 6.3           | Recommended Operating Conditions                                        |  |  |  |  |  |  |  |  |  |
|   | 6.4           | Thermal Information9                                                    |  |  |  |  |  |  |  |  |  |
|   | 6.5           | Electrical Characteristics: DC Specifications 10                        |  |  |  |  |  |  |  |  |  |
|   | 6.6           | Electrical Characteristics: Power Consumption 12                        |  |  |  |  |  |  |  |  |  |
|   | 6.7           | Electrical Characteristics: AC Specifications (Dual-                    |  |  |  |  |  |  |  |  |  |
|   |               | Channel Mode) 13                                                        |  |  |  |  |  |  |  |  |  |
|   | 6.8           | Electrical Characteristics: AC Specifications (Single-<br>Channel Mode) |  |  |  |  |  |  |  |  |  |
|   | 6.9           | Timing Requirements 19                                                  |  |  |  |  |  |  |  |  |  |
|   | 6.10          | Switching Characteristics 20                                            |  |  |  |  |  |  |  |  |  |
|   | 6.11          | Typical Characteristics 23                                              |  |  |  |  |  |  |  |  |  |
| 7 | Deta          | ailed Description 33                                                    |  |  |  |  |  |  |  |  |  |
|   | 7.1           | Overview                                                                |  |  |  |  |  |  |  |  |  |
|   | 7.2           | Functional Block Diagram 34                                             |  |  |  |  |  |  |  |  |  |
|   | 7.3           | Feature Description 34                                                  |  |  |  |  |  |  |  |  |  |
|   |               |                                                                         |  |  |  |  |  |  |  |  |  |

|    | 7.4  | Device Functional Modes                            | 48              |
|----|------|----------------------------------------------------|-----------------|
|    | 7.5  | Programming                                        | 62              |
|    | 7.6  | Register Maps                                      | <mark>63</mark> |
| 8  | Appl | ication and Implementation                         | 107             |
|    | 8.1  | Application Information                            | 107             |
|    | 8.2  | Typical Applications                               | 107             |
|    | 8.3  | Initialization Set Up                              | 114             |
| 9  | Pow  | er Supply Recommendations                          | 114             |
|    | 9.1  | Power Sequencing                                   | 116             |
| 10 | Layo | out                                                | 116             |
|    | 10.1 | Layout Guidelines                                  | 116             |
|    | 10.2 | Layout Example                                     | 117             |
| 11 | Devi | ce and Documentation Support                       | 120             |
|    | 11.1 | Device Support                                     | 120             |
|    | 11.2 | Documentation Support                              | 120             |
|    | 11.3 | Receiving Notification of Documentation<br>Updates | 120             |
|    | 11.4 |                                                    |                 |
|    | 11.5 | Trademarks                                         |                 |
|    | 11.6 | Electrostatic Discharge Caution                    |                 |
|    | 11.7 | 5                                                  |                 |
| 12 |      | hanical, Packaging, and Orderable                  |                 |
|    |      | mation                                             | 121             |
|    |      |                                                    |                 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Original (February 2018) to Revision A

| • | Changed Pin Functions table listed in alphanumeric order by pin name.                                                                                                                    | 4                  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| • | Changed FFT plots in Typical Characteristics section to show improved look                                                                                                               | . 23               |
| • | Changed product description in Overview section                                                                                                                                          | . 33               |
| • | Changed Device Comparison section to include all devices in the family.                                                                                                                  | . 34               |
| • | Changed location of Analog Reference Voltage section.                                                                                                                                    | 36                 |
| • | Changed location of Temperature Monitoring Diode section.                                                                                                                                | . 38               |
| • | Added requirement for at least 3 rising edges of SYSREF before SYSREF_POS output is valid.                                                                                               | . 40               |
| • | Changed note in <i>Power-Down Modes</i> section to caution note explaining reliable serializer operation instead of the information being presented under the <i>Pin Functions</i> table | . 54               |
| • | Changed the Low-Power Background Calibration (LPBG) Mode section to provide additional detail of how to operate the device in low-power background calibration mode.                     | . 58               |
| • | Added clarity about offset calibration when both CAL_OS and CAL_BG are enabled.                                                                                                          | . 59               |
| • | Changed <i>Trimming</i> section to limit trimming to foreground (FG) calibration mode only to better reflect customer use cases and simplify the explanation                             | 60                 |
| • | Changed additional clarity to Offset Filtering section to explain the frequency domain impact of the feature                                                                             | . <mark>6</mark> 1 |



# 5 Pin Configuration and Functions



SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

www.ti.com

NSTRUMENTS

Texas

### **Pin Functions**

| F       | PIN                                                                                                                                                                                 |     | Pin Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME    | NO.                                                                                                                                                                                 | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| AGND    | A1, A2, A3,<br>A6, A7, B2,<br>B3, B4, B5,<br>B6, B7, C6,<br>D1, D6, E1,<br>E6, F2, F3,<br>F6, G2, G3,<br>G6, H1, H6,<br>J1, J6, L2, L3,<br>L4, L5, L6, L7,<br>M1, M2, M3,<br>M6, M7 |     | Analog supply ground. Tie AGND and DGND to a common ground plane (GND) on the circuit board.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| BG      | C3                                                                                                                                                                                  | 0   | Band-gap voltage output. This pin is capable of sourcing only small currents and driving limited capacitive loads, as specified in the <i>Recommended Operating Conditions</i> table. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                       |  |
| CALSTAT | F7                                                                                                                                                                                  | 0   | Foreground calibration status output or device alarm output. Functionality is programmed through CAL_STATUS_SEL. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                            |  |
| CALTRIG | E7                                                                                                                                                                                  | I   | Foreground calibration trigger input. This pin is only used if hardware calibration triggering is selected in CAL_TRIG_EN, otherwise software triggering is performed using CAL_SOFT_TRIG. Tie this pin to GND if not used.                                                                                                                                                                                                                                                                                                |  |
| CLK+    | F1                                                                                                                                                                                  | I   | Device (sampling) clock positive input. The clock signal is strongly recommended to be AC-<br>coupled to this input for best performance. In single-channel mode, the analog input signal is<br>sampled on both the rising and falling edges. In dual-channel mode, the analog signal is sampled<br>on the rising edge. This differential input has an internal untrimmed $100-\Omega$ differential termination<br>and is self-biased to the optimal input common-mode voltage as long as DEVCLK_LVPECL_EN<br>is set to 0. |  |
| CLK-    | G1                                                                                                                                                                                  | Ι   | Device (sampling) clock negative input. TI strongly recommends using AC-coupling for best performance.                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| DA0+    | E12                                                                                                                                                                                 | 0   | High-speed serialized data output for channel A, lane 0, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                      |  |
| DA0-    | F12                                                                                                                                                                                 | 0   | High-speed serialized data output for channel A, lane 0, negative connection. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                                                               |  |
| DA1+    | C12                                                                                                                                                                                 | 0   | High-speed serialized data output for channel A, lane 1, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                      |  |
| DA1–    | D12                                                                                                                                                                                 | 0   | High-speed serialized data output for channel A, lane 1, negative connection. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                                                               |  |
| DA2+    | A10                                                                                                                                                                                 | 0   | High-speed serialized-data output for channel A, lane 2, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                      |  |
| DA2-    | A11                                                                                                                                                                                 | 0   | High-speed serialized-data output for channel A, lane 2, negative connection. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                                                               |  |
| DA3+    | A8                                                                                                                                                                                  | 0   | High-speed serialized-data output for channel A, lane 3, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                      |  |
| DA3-    | A9                                                                                                                                                                                  | 0   | High-speed serialized-data output for channel A, lane 3, negative connection. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                                                               |  |
| DA4+    | E11                                                                                                                                                                                 | 0   | High-speed serialized data output for channel A, lane 4, positive connection. This differential output must be AC-coupled and must always be terminated with a $100-\Omega$ differential termination at the receiver. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                       |  |
| DA4–    | F11                                                                                                                                                                                 | 0   | High-speed serialized data output for channel A, lane 4, negative connection. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                                                               |  |
| DA5+    | C11                                                                                                                                                                                 | 0   | High-speed serialized data output for channel A, lane 5, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                      |  |
| DA5–    | D11                                                                                                                                                                                 | 0   | High-speed serialized data output for channel A, lane 5, negative connection. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                                                               |  |



# Pin Functions (continued)

|      | PIN                                                             |     |                                                                                                                                                                                                                                                                       |  |
|------|-----------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | NO.                                                             | I/O | DESCRIPTION                                                                                                                                                                                                                                                           |  |
| DA6+ | B10                                                             | 0   | High-speed serialized data output for channel A, lane 6, positive connection. This differential output must be AC-coupled and must always be terminated with a $100-\Omega$ differential termination at the receiver. This pin can be left disconnected if not used.  |  |
| DA6– | B11                                                             | 0   | High-speed serialized data output for channel A, lane 6, negative connection. This pin can be led disconnected if not used.                                                                                                                                           |  |
| DA7+ | B8                                                              | 0   | High-speed serialized data output for channel A, lane 7, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |  |
| DA7– | В9                                                              | 0   | High-speed serialized data output for channel A, lane 7, negative connection. This pin can be left disconnected if not used.                                                                                                                                          |  |
| DB0+ | H12                                                             | 0   | High-speed serialized data output for channel B, lane 0, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |  |
| DB0- | G12                                                             | 0   | High-speed serialized data output for channel B, lane 0, negative connection. This pin can be left disconnected if not used.                                                                                                                                          |  |
| DB1+ | K12                                                             | 0   | High-speed serialized data output for channel B, lane 1, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |  |
| DB1- | J12                                                             | 0   | High-speed serialized data output for channel B, lane 1, negative connection. This pin can be left disconnected if not used.                                                                                                                                          |  |
| DB2+ | M10                                                             | 0   | High-speed serialized data output for channel B, lane 2, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |  |
| DB2– | M11                                                             | 0   | High-speed serialized data output for channel B, lane 2, negative connection. This pin can be left disconnected if not used.                                                                                                                                          |  |
| DB3+ | M8                                                              | 0   | High-speed serialized data output for channel B, lane 3, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |  |
| DB3– | M9                                                              | 0   | High-speed serialized data output for channel B, lane 3, negative connection. This pin can be left disconnected if not used.                                                                                                                                          |  |
| DB4+ | H11                                                             | 0   | High-speed serialized data output for channel B, lane 4, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |  |
| DB4– | G11                                                             | 0   | High-speed serialized data output for channel B, lane 4, negative connection. This pin can be left disconnected if not used.                                                                                                                                          |  |
| DB5+ | K11                                                             | 0   | High-speed serialized data output for channel B, lane 5, positive connection. This differential output must be AC-coupled and must always be terminated with a 100- $\Omega$ differential termination at the receiver. This pin can be left disconnected if not used. |  |
| DB5– | J11                                                             | 0   | High-speed serialized data output for channel B, lane 5, negative connection. This pin can be left disconnected if not used.                                                                                                                                          |  |
| DB6+ | L10                                                             | 0   | High-speed serialized data output for channel B, lane 6, positive connection. This differential output must be AC-coupled and must always be terminated with a $100-\Omega$ differential termination at the receiver. This pin can be left disconnected if not used.  |  |
| DB6- | L11                                                             | 0   | High-speed serialized data output for channel B, lane 6, negative connection. This pin can be left disconnected if not used.                                                                                                                                          |  |
| DB7+ | L8                                                              | 0   | High-speed serialized data output for channel B, lane 7, positive connection. This differential output must be AC-coupled and must always be terminated with a $100-\Omega$ differential termination at the receiver. This pin can be left disconnected if not used.  |  |
| DB7– | L9                                                              | 0   | High-speed serialized data output for channel B, lane 7, negative connection. This pin can be left disconnected if not used.                                                                                                                                          |  |
| DGND | A12, B12, D9,<br>D10, F9, F10,<br>G9, G10, J9,<br>J10, L12, M12 | _   | Digital supply ground. Tie AGND and DGND to a common ground plane (GND) on the circuit board.                                                                                                                                                                         |  |

ADC08DJ3200 SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

www.ti.com

NSTRUMENTS

Texas

# Pin Functions (continued)

| PIN    |     |     | <b>DECODUCTION</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME   | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| INA+   | A4  | I   | Channel A analog input positive connection. INA± is recommended for use in single channel mode for optimal performance. The differential full-scale input voltage is determined by the FS_RANGE_A register (see the <i>Full-Scale Voltage (VFS) Adjustment</i> section). This input is terminated to ground through a 50- $\Omega$ termination resistor. The input common-mode voltage is typically be set to 0 V (GND) and must follow the recommendations in the <i>Recommended Operating Conditions</i> table. This pin can be left disconnected if not used.                                                                                                                              |  |
| INA-   | A5  | I   | Channel A analog input negative connection. INA $\pm$ is recommended for use in single channel mode for optimal performance. See INA+ (pin A4) for detailed description. This input is terminated to ground through a 50- $\Omega$ termination resistor. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                                                       |  |
| INB+   | M4  | I   | Channel B analog input positive connection. INA± is recommended for use in single channel mode for optimal performance. The differential full-scale input voltage is determined by the FS_RANGE_B register (see the <i>Full-Scale Voltage (VFS) Adjustment</i> section). This input is terminated to ground through a 50- $\Omega$ termination resistor. The input common-mode voltage is typically be set to 0 V (GND) and must follow the recommendations in the <i>Recommended Operating Conditions</i> table. This pin can be left disconnected if not used.                                                                                                                              |  |
| INB-   | M5  | I   | Channel B analog input negative connection. INA± is recommended for use in single channel mode for optimal performance. See INA+ (pin A4) for detailed description. This input is terminated to ground through a 50- $\Omega$ termination resistor. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                                                            |  |
| NCOA0  | C7  | I   | Tie this pin to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| NCOA1  | D7  | I   | Tie this pin to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| NCOB0  | K7  | I   | Tie this pin to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| NCOB1  | J7  | I   | Tie this pin to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| ORA0   | C8  | о   | Fast overrange detection status for channel A for the OVR_T0 threshold. When the analog input exceeds the threshold programmed into OVR_T0, this status indicator goes high. The minimum pulse duration is set by OVR_N. See the <i>ADC Overrange Detection</i> section for more information. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                  |  |
| ORA1   | D8  | 0   | Fast overrange detection status for channel A for the OVR_T1 threshold. When the analog input exceeds the threshold programmed into OVR_T1, this status indicator goes high. The minimum pulse duration is set by OVR_N. See the <i>ADC Overrange Detection</i> section for more information. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                  |  |
| ORB0   | К8  | 0   | Fast overrange detection status for channel B for the OVR_T0 threshold. When the analog input exceeds the threshold programmed into OVR_T0, this status indicator goes high. The minimum pulse duration is set by OVR_N. See the <i>ADC Overrange Detection</i> section for more information. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                  |  |
| ORB1   | J8  | о   | Fast overrange detection status for channel B for the OVR_T1 threshold. When the analog input exceeds the threshold programmed into OVR_T1, this status indicator goes high. The minimum pulse duration is set by OVR_N. See the <i>ADC Overrange Detection</i> section for more information. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                  |  |
| PD     | K6  | I   | This pin disables all analog circuits and serializer outputs when set high for temperature diode calibration only. Do not use this pin to power down the device for power savings. Tie this pin to GND during normal operation. For information regarding reliable serializer operation, see the <i>Power-Down Modes</i> section.                                                                                                                                                                                                                                                                                                                                                             |  |
| SCLK   | F8  | I   | Serial interface clock. This pin functions as the serial-interface clock input that clocks the serial programming data in and out. The <i>Using the Serial Interface</i> section describes the serial interface in more detail. Supports 1.1-V to 1.9-V CMOS levels.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| SCS    | E8  | I   | Serial interface chip select active low input. The Using the Serial Interface section describes the serial interface in more detail. Supports 1.1-V to 1.9-V CMOS levels. This pin has a 82-k $\Omega$ pullup resistor to VD11.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| SDI    | G8  | I   | Serial interface data input. The Using the Serial Interface section describes the serial interface in more detail. Supports 1.1-V to 1.9-V CMOS levels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| SDO    | H8  | 0   | Serial interface data output. The <i>Using the Serial Interface</i> section describes the serial interface in more detail. This pin is high impedance during normal device operation. This pin outputs 1.9-V CMOS levels during serial interface read operations. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                                              |  |
| SYNCSE | C2  | I   | Single-ended JESD204B SYNC signal. This input is an active low input that is used to initialize the JESD204C serial link in 8B/10B modes when SYNC_SEL is set to 0. When toggled low this input initiates code group synchronization (see the <i>Code Group Synchronization (CGS)</i> section). After code group synchronization, this input must be toggled high to start the initial lane alignment sequence (see the <i>Initial Lane Alignment Sequence (ILAS)</i> section). A differential SYNC signal can be used instead by setting SYNC_SEL to 1 and using TMSTP± as a differential SYNC input. Tie this pin to GND if differential SYNC (TMSTP±) is used as the JESD204B SYNC signal. |  |

Copyright © 2018–2020, Texas Instruments Incorporated



# **Pin Functions (continued)**

| F       | PIN                                                     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|---------|---------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME    | NO.                                                     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| SYSREF+ | К1                                                      | I   | The SYSREF positive input is used to achieve synchronization and deterministic latency across the JESD204B interface. This differential input (SYSREF+ to SYSREF-) has an internal untrimmed 100- $\Omega$ differential termination and can be AC-coupled when SYSREF_LVPECL_EN is set to 0. This input is self-biased when SYSREF_LVPECL_EN is set to 0. The termination changes to 50 $\Omega$ to ground on each input pin (SYSREF+ and SYSREF-) and can be DC-coupled when SYSREF_LVPECL_EN is set to 1. This input is not self-biased when SYSREF_LVPECL_EN is set to 1. This input is not self-biased when SYSREF_LVPECL_EN is set to 1 and must be biased externally to the input common-mode voltage range provided in the <i>Recommended Operating Conditions</i> table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| SYSREF- | L1                                                      | I   | SYSREF negative input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| TDIODE+ | K2                                                      | I   | Temperature diode positive (anode) connection. An external temperature sensor can be connected to TDIODE+ and TDIODE– to monitor the junction temperature of the device. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| TDIODE- | К3                                                      | I   | Temperature diode negative (cathode) connection. This pin can be left disconnected if not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| TMSTP+  | B1                                                      | 1   | Timestamp input positive connection or differential JESD204B SYNC positive connection. This input is a timestamp input, used to mark a specific sample, when TIMESTAMP_EN is set to 1. This differential input is used as the JESD204B SYNC signal input when SYNC_SEL is set 1. This input can be used as both a timestamp and differential SYNC input at the same time, allowing feedback of the SYNC signal using the timestamp mechanism. TMSTP± uses active low signaling when used as a JESD204B SYNC. For additional usage information, see the <i>Timestamp</i> section. TMSTP_RECV_EN must be set to 1 to use this input. This differential input (TMSTP+ to TMSTP_) has an internal untrimmed 100- $\Omega$ differential termination and can be AC-coupled when TMSTP_LVPECL_EN is set to 0. The termination changes to 50 $\Omega$ to ground on each input pin (TMSTP+ and TMSTP-) and can be DC coupled when TMSTP_LVPECL_EN is set to 1. This pin is not self-biased and therefore must be externally biased for both AC- and DC-coupled configurations. The common-mode voltage must be within the range provided in the <i>Recommended Operating Conditions</i> table when both AC and DC coupled. This pin can be left disconnected and disabled (TMSTP_RECV_EN = 0) if SYNCSE is used for JESD204B SYNC |  |
| TMSTP-  | C1                                                      | I   | Timestamp input positive connection or differential JESD204B <u>SYNC</u> negative connection. This pin can be left disconnected and disabled (TMSTP_RECV_EN = 0) if <u>SYNCSE</u> is used for JESD204B SYNC and timestamp is not required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| VA11    | C5, D2, D3,<br>D5, E5, F5,<br>G5, H5, J2,<br>J3, J5, K5 | I   | 1.1-V analog supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| VA19    | C4, D4, E2,<br>E3, E4, F4,<br>G4, H2, H3,<br>H4, J4, K4 | I   | 1.9-V analog supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| VD11    | C9, C10, E9,<br>E10, G7, H7,<br>H9, H10, K9,<br>K10     | I   | 1.1-V digital supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                                                                       |                                                                                                                                                             | MIN   | MAX                    | UNIT |  |
|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------|------|--|
|                                                                                                                       | VA19 <sup>(2)</sup>                                                                                                                                         | -0.3  | 2.35                   |      |  |
|                                                                                                                       | VA11 <sup>(2)</sup>                                                                                                                                         | -0.3  | 1.32                   | N/   |  |
| Supply voltage range                                                                                                  | VD11 <sup>(3)</sup>                                                                                                                                         | -0.3  | 1.32                   | V    |  |
|                                                                                                                       | Voltage between VD11 and VA11                                                                                                                               | -1.32 | 1.32                   |      |  |
| Voltage between AGND and DGND                                                                                         | -0.1                                                                                                                                                        | 0.1   | V                      |      |  |
|                                                                                                                       | DA[7:0]+, DA[7:0]–, DB[7:0]+, DB[7:0]–,<br>TMSTP+, TMSTP- <sup>(3)</sup>                                                                                    | -0.5  | min(1.32,<br>VD11+0.5) |      |  |
|                                                                                                                       | CLK+, CLK–, SYSREF+, SYSREF– <sup>(2)</sup>                                                                                                                 | -0.5  | min(1.32,<br>VA11+0.5) | V    |  |
| Pin voltage range                                                                                                     | BG, TDIODE+, TDIODE- <sup>(2)</sup>                                                                                                                         | -0.5  | min(2.35,<br>VA19+0.5) |      |  |
|                                                                                                                       | INA+, INA-, INB+, INB- <sup>(2)</sup>                                                                                                                       | -1    | 1                      |      |  |
|                                                                                                                       | CALSTAT, CALTRIG, NCOA0, NCOA1,<br>NCOB0, NCOB1, <u>ORA0</u> , ORA1, ORB0,<br><u>ORB1, PD</u> , SCLK, <u>SCS</u> , SDI, SDO,<br><u>SYNCSE<sup>(2)</sup></u> | -0.5  | VA19+0.5               |      |  |
| Peak input current (any input except INA+, INA-,                                                                      | INB+, INB–)                                                                                                                                                 | -25   | 25                     | mA   |  |
| Peak input current (INA+, INA-, INB+, INB-)                                                                           |                                                                                                                                                             | -50   | 50                     | mA   |  |
| Peak RF input power (INA+, INA-, INB+, INB-)                                                                          | Single-ended with Z_{S-SE} = 50 $\Omega$ or differential with Z_{S-DIFF} = 100 $\Omega$                                                                     |       | 16.4                   | dBm  |  |
| Peak total input current (sum of absolute value of all currents forced in or out, not including power-supply current) |                                                                                                                                                             |       | 100                    | mA   |  |
| Operating free-air temperature, T <sub>A</sub>                                                                        |                                                                                                                                                             | -40   | 85                     | °C   |  |
| Operating junction temperature, T <sub>J</sub>                                                                        |                                                                                                                                                             |       | 150                    | °C   |  |
| Storage temperature, T <sub>stg</sub>                                                                                 |                                                                                                                                                             | -65   | 150                    | °C   |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Measured to AGND.

(3) Measured to DGND.

# 6.2 ESD Ratings

|                    |                                |                                                                                | VALUE | UNIT |
|--------------------|--------------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | V(rop) Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2500 | V    |
| V <sub>(ESD)</sub> |                                | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                                  |                                                                                               | MIN  | NOM | MAX  | UNIT                 |
|-------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------|------|-----|------|----------------------|
|                   |                                                  | VA19, analog 1.9-V supply <sup>(1)</sup>                                                      | 1.8  | 1.9 | 2.0  |                      |
| $V_{DD}$          | Supply voltage range                             | VA11, analog 1.1-V supply <sup>(1)</sup>                                                      | 1.05 | 1.1 | 1.15 | V                    |
|                   |                                                  | VD11, digital 1.1-V supply <sup>(2)</sup>                                                     | 1.05 | 1.1 | 1.15 |                      |
|                   |                                                  | INA+, INA–, INB+, INB– <sup>(1)</sup>                                                         | -50  | 0   | 100  | mV                   |
| V <sub>CMI</sub>  | Input common-mode voltage                        | CLK+, CLK–, SYSREF+,<br>SYSREF– <sup>(1)(3)</sup>                                             | 0    | 0.3 | 0.55 | V                    |
|                   |                                                  | TMSTP+, TMSTP- <sup>(1)(4)</sup>                                                              | 0    | 0.3 | 0.55 |                      |
| V <sub>ID</sub>   | Input voltage, peak-to-peak                      | CLK+ to CLK-, SYSREF+ to<br>SYSREF-, TMSTP+ to TMSTP-                                         | 0.4  | 1.0 | 2.0  | V <sub>PP-DIFF</sub> |
| 10                | differential                                     | INA+ to INA-, INB+ to INB- <sup>(5)</sup>                                                     |      |     | 1.0  |                      |
| V <sub>IH</sub>   | High-level input voltage                         | CALTRIG, NCOA0, NCOA1,<br>NCO <u>B0, NCO</u> B1, PD, SCLK, SCS,<br>SDI, SYNCSE <sup>(1)</sup> | 0.7  |     |      | V                    |
| VIL               | Low-level input voltage                          | CALTRIG, NCOA0, NCOA1,<br>NCOB0, NCOB1, PD, SCLK, SCS,<br>SDI, SYNCSE <sup>(1)</sup>          |      |     | 0.45 | V                    |
| I <sub>C_TD</sub> | Temperature diode input current                  | TDIODE+ to TDIODE-                                                                            |      | 100 |      | μA                   |
| CL                | BG max load capacitance                          |                                                                                               |      |     | 50   | pF                   |
| I <sub>O</sub>    | BG max output current                            |                                                                                               |      |     | 100  | μA                   |
| DC                | Input clock duty cycle                           |                                                                                               | 30%  | 50% | 70%  |                      |
| T <sub>A</sub>    | Operating free-air temperature                   |                                                                                               | -40  |     | 85   | °C                   |
| TJ                | Operating junction temperature <sup>(6)(7)</sup> |                                                                                               |      |     | 105  | °C                   |

(1) Measured to AGND.

(2) Measured to DGND.

(3) TI strongly recommends that CLK± be AC-coupled with DEVCLK\_LVPECL\_EN set to 0 to allow CLK± to self-bias to the optimal input common-mode voltage for best performance. TI recommends AC-coupling for SYSREF± unless DC-coupling is required, in which case the LVPECL input mode must be used (SYSREF\_LVPECL\_EN = 1).

(4) TMSTP± does not have internal biasing that requires TMSTP± to be biased externally whether AC-coupled with TMSTP\_LVPECL\_EN = 0 or DC-coupled with TMSTP\_LVPECL\_EN = 1.

(5) The ADC output code saturates when  $V_{ID}$  for INA± or INB± exceeds the programmed full-scale voltage (V<sub>FS</sub>) set by FS\_RANGE\_A for INA± or FS\_RANGE\_B for INB±.

(6) Prolonged use above this junction temperature may increase the device failure-in-time (FIT) rate.

(7) Tested up to 1000 hours continuous operation at  $T_J = 125^{\circ}$ C. See the *Absolute Maximum Ratings* table for the absolute maximum operational temperature.

## 6.4 Thermal Information

|                       |                                              | ADC08DJ3200 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | AAV (FCBGA) | UNIT |
|                       |                                              | 144 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 25.3        | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 1.1         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 8.2         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.1         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 8.2         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

# 6.5 Electrical Characteristics: DC Specifications

typical values are at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = FS\_RANGE\_B = 0xA000), input signal applied to INA± in single-channel modes,  $f_{IN} = 248$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK} =$  maximum-rated clock frequency, filtered 1-V<sub>PP</sub> sine-wave clock, JMODE = 17, and background calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the *Recommended Operating Conditions* table

|                        | PARAMETER                                               | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                         | MIN  | TYP    | MAX | UNIT                        |
|------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|-----|-----------------------------|
| DC ACCURACY            | 1                                                       | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                   |      |        |     |                             |
|                        | Resolution                                              | Resolution with no missing codes                                                                                                                                                                                                                                                                                                                        |      | 8      |     | Bits                        |
| DNL                    | Differential nonlinearity                               |                                                                                                                                                                                                                                                                                                                                                         |      | ±0.15  |     | LSB                         |
| INL                    | Integral nonlinearity                                   |                                                                                                                                                                                                                                                                                                                                                         |      | ±0.3   |     | LSB                         |
| ANALOG INPUT           | ΓS (INA+, INA–, INB+, INB–)                             | · · · · · ·                                                                                                                                                                                                                                                                                                                                             |      |        |     |                             |
| V <sub>OFF</sub>       | Offset error                                            | Default full-scale voltage, OS_CAL disabled                                                                                                                                                                                                                                                                                                             |      | ±0.6   |     | mV                          |
| V <sub>OFF_ADJ</sub>   | Input offset voltage<br>adjustment range                | Available offset correction range (see OS_CAL or OADJ_x_INx)                                                                                                                                                                                                                                                                                            |      | ±55    |     | mV                          |
| V <sub>OFF_DRIFT</sub> | Offset drift                                            | Foreground calibration at nominal temperature only                                                                                                                                                                                                                                                                                                      |      | 23     |     | µV/°C                       |
|                        |                                                         | Foreground calibration at each temperature                                                                                                                                                                                                                                                                                                              |      | 0      |     | -                           |
|                        |                                                         | Default full-scale voltage (FS_RANGE_A = FS_RANGE_B = 0xA000)                                                                                                                                                                                                                                                                                           | 750  | 800    | 850 |                             |
| V <sub>IN_FSR</sub>    | Analog differential input full-<br>scale range          | Maximum full-scale voltage (FS_RANGE_A<br>= FS_RANGE_B = 0xFFFF)                                                                                                                                                                                                                                                                                        | 1000 | 1040   |     | $\mathrm{mV}_{\mathrm{PP}}$ |
|                        |                                                         | Minimum full-scale voltage (FS_RANGE_A<br>= FS_RANGE_B = 0x2000)                                                                                                                                                                                                                                                                                        |      | 480    | 500 |                             |
| N.                     | Analog differential input full-                         | Default FS_RANGE_A and FS_RANGE_B setting, foreground calibration at nominal temperature only, inputs driven by $50-\Omega$ source, includes effect of R <sub>IN</sub> drift                                                                                                                                                                            |      | -0.01  |     | %/°C                        |
| Vin_fsr_drift          | scale range drift                                       | Default FS_RANGE_A and FS_RANGE_B setting, foreground calibration at each temperature, inputs driven by $50-\Omega$ source, includes effect of R <sub>IN</sub> drift                                                                                                                                                                                    |      | 0.03   |     | 70/ C                       |
| VIN_FSR_MATCH          | Analog differential input full-<br>scale range matching | Matching between INA+, INA– and INB+, INB–, default setting, dual-channel mode                                                                                                                                                                                                                                                                          |      | 0.625% |     |                             |
| R <sub>IN</sub>        | Single-ended input resistance to AGND                   | Each input pin is terminated to AGND, measured at $T_A = 25^{\circ}C$                                                                                                                                                                                                                                                                                   | 48   | 50     | 52  | Ω                           |
| R <sub>IN_TEMPCO</sub> | Input termination linear tempera                        | ature coefficient                                                                                                                                                                                                                                                                                                                                       |      | 17.6   |     | mΩ/°C                       |
| C                      | Single-ended input                                      | Single-channel mode at DC                                                                                                                                                                                                                                                                                                                               |      | 0.4    |     | ۶E                          |
| C <sub>IN</sub>        | capacitance                                             | Dual-channel mode at DC                                                                                                                                                                                                                                                                                                                                 |      | 0.4    |     | pF                          |
| TEMPERATURE            | E DIODE CHARACTERISTICS (1                              | TDIODE+, TDIODE–)                                                                                                                                                                                                                                                                                                                                       |      |        |     |                             |
| $\Delta V_{BE}$        | Temperature diode voltage<br>slope                      | Forced forward current of 100 µA. Offset<br>voltage (approximately 0.792 V at 0°C)<br>varies with process and must be measured<br>for each part. Offset measurement must be<br>done with the device unpowered or with the<br>PD pin asserted to minimize device self-<br>heating. Assert the PD pin only long enough<br>to take the offset measurement. |      | -1.6   |     | mV/°C                       |
| BAND-GAP VO            | LTAGE OUTPUT (BG)                                       |                                                                                                                                                                                                                                                                                                                                                         |      |        |     |                             |
| V <sub>BG</sub>        | Reference output voltage                                | I <sub>L</sub> ≤ 100 μA                                                                                                                                                                                                                                                                                                                                 |      | 1.1    |     | V                           |
| V <sub>BG_DRIFT</sub>  | Reference output temperature drift                      | I <sub>L</sub> ≤ 100 μA                                                                                                                                                                                                                                                                                                                                 |      | -64    |     | µV/°C                       |



### **Electrical Characteristics: DC Specifications (continued)**

typical values are at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = FS\_RANGE\_B = 0xA000), input signal applied to INA± in single-channel modes,  $f_{IN} = 248$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK} =$  maximum-rated clock frequency, filtered 1-V<sub>PP</sub> sine-wave clock, JMODE = 17, and background calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the *Recommended Operating Conditions* table

|                      | PARAMETER                                 | TEST CONDITIONS                                                                                                                                              | MIN        | TYP        | MAX     | UNIT                      |
|----------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|---------|---------------------------|
| CLOCK INF            | PUTS (CLK+, CLK–, SYSREF+, SYSI           | REF–, TMSTP+, TMSTP–)                                                                                                                                        |            |            |         |                           |
| 7                    | Internal termination                      | Differential termination with<br>DEVCLK_LVPECL_EN = 0,<br>SYSREF_LVPECL_EN = 0, and<br>TMSTP_LVPECL_EN = 0                                                   |            | 110        |         | Ω                         |
| ZT                   | memartemination                           | Single-ended termination to GND (per pin)<br>with DEVCLK_LVPECL_EN = 0,<br>SYSREF_LVPECL_EN = 0, and<br>TMSTP_LVPECL_EN = 0                                  |            | 55         |         | 52                        |
|                      |                                           | Self-biasing common-mode voltage for<br>CLK± when AC-coupled<br>(DEVCLK_LVPECL_EN must be set to 0)                                                          |            | 0.26       |         |                           |
| V <sub>CM</sub>      | Input common-mode voltage, self-biased    | Self-biasing common-mode voltage for<br>SYSREF± when AC-coupled<br>(SYSREF_LVPECL_EN must be set to 0)<br>and with receiver enabled<br>(SYSREF_RECV_EN = 1)  |            | 0.29       |         | V                         |
|                      |                                           | Self-biasing common mode voltage for<br>SYSREF± when AC-coupled<br>(SYSREF_LVPECL_EN must be set to 0)<br>and with receiver disabled<br>(SYSREF_RECV_EN = 0) |            | VA11       |         |                           |
| $C_{L_DIFF}$         | Differential input capacitance            | Between positive and negative differential input pins                                                                                                        |            | 0.1        |         | pF                        |
| $C_{L\_SE}$          | Single-ended input<br>capacitance         | Each input to ground                                                                                                                                         |            | 0.5        |         | pF                        |
| SERDES O             | UTPUTS (DA[7:0]+, DA[7:0]–, DB[7:         | 0]+, DB[7:0]–)                                                                                                                                               |            |            |         |                           |
| V <sub>OD</sub>      | Differential output voltage, peak-to-peak | 100-Ω load                                                                                                                                                   | 550        | 600        | 650     | mV <sub>PP-</sub><br>DIFF |
| V <sub>CM</sub>      | Output common mode voltage                | AC coupled                                                                                                                                                   | ١          | /D11 / 2   |         | V                         |
| Z <sub>DIFF</sub>    | Differential output impedance             |                                                                                                                                                              |            | 100        |         | Ω                         |
| CMOS INTE<br>SYNCSE) | ERFACE (SCLK, SDI, SDO, SCS, PD           | , NCOA0, NCOA1, NCOB0, NCOB1, CALSTA                                                                                                                         | T, CALTRIG | , ORA0, OF | A1, ORE | 80, ORB1,                 |
| I <sub>IH</sub>      | High-level input current                  |                                                                                                                                                              | -40        |            | 40      | μA                        |
| IIL                  | Low-level input current                   |                                                                                                                                                              | -40        |            | 40      | μA                        |
| CI                   | Input capacitance                         |                                                                                                                                                              |            | 2          |         | pF                        |
| V <sub>OH</sub>      | High-level output voltage                 | $I_{LOAD} = -400 \ \mu A$                                                                                                                                    | 1.65       |            |         | V                         |
| V <sub>OL</sub>      | Low-level output voltage                  | $I_{LOAD} = 400 \ \mu A$                                                                                                                                     |            |            | 150     | mV                        |



SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

# 6.6 Electrical Characteristics: Power Consumption

typical values are at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = FS\_RANGE\_B = 0xA000), input signal applied to INA± in single-channel modes,  $f_{IN} = 248$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK} =$  maximum-rated clock frequency, filtered 1-V<sub>PP</sub> sine-wave clock, JMODE = 17, and background calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the *Recommended Operating Conditions* table

|                   | PARAMETER                    | TEST CONDITIONS                                          | MIN | TYP  | MAX | UNIT |
|-------------------|------------------------------|----------------------------------------------------------|-----|------|-----|------|
| I <sub>VA19</sub> | 1.9-V analog supply current  |                                                          |     | 899  | 950 | mA   |
| I <sub>VA11</sub> | 1.1-V analog supply current  | Power mode 1: single-channel mode, JMODE 5 (8 lanes),    |     | 501  | 620 | mA   |
| I <sub>VD11</sub> | 1.1-V digital supply current | foreground calibration                                   |     | 451  | 650 | mA   |
| P <sub>DIS</sub>  | Power dissipation            |                                                          |     | 2.8  | 3.2 | W    |
| I <sub>VA19</sub> | 1.9-V analog supply current  |                                                          |     | 981  |     | mA   |
| I <sub>VA11</sub> | 1.1-V analog supply current  | Power mode 2: dual-channel mode,                         |     | 501  |     | mA   |
| I <sub>VD11</sub> | 1.1-V digital supply current | JMODE 7 (8 lanes), foreground     calibration            |     | 463  |     | mA   |
| P <sub>DIS</sub>  | Power dissipation            |                                                          |     | 2.9  |     | W    |
| I <sub>VA19</sub> | 1.9-V analog supply current  |                                                          |     | 1179 |     | mA   |
| I <sub>VA11</sub> | 1.1-V analog supply current  | Power mode 3: single-channel<br>mode, JMODE 5 (8 lanes), |     | 602  |     | mA   |
| I <sub>VD11</sub> | 1.1-V digital supply current | background calibration                                   |     | 467  |     | mA   |
| P <sub>DIS</sub>  | Power dissipation            |                                                          |     | 3.4  |     | W    |
| I <sub>VA19</sub> | 1.9-V analog supply current  |                                                          |     | 981  |     | mA   |
| I <sub>VA11</sub> | 1.1-V analog supply current  | Power mode 4: dual-channel mode,                         |     | 501  |     | mA   |
| I <sub>VD11</sub> | 1.1-V digital supply current | JMODE 18 (16 lanes), foreground calibration              |     | 447  |     | mA   |
| P <sub>DIS</sub>  | Power dissipation            |                                                          |     | 2.9  |     | W    |
| I <sub>VA19</sub> | 1.9-V analog supply current  | Dower mode Et single channel                             |     | 899  |     | mA   |
| I <sub>VA11</sub> | 1.1-V analog supply current  | Power mode 5: single-channel mode, JMODE 4 (4 lanes),    |     | 519  |     | mA   |
| I <sub>VD11</sub> | 1.1-V digital supply current | foreground calibration, f <sub>CLK</sub> =               |     | 363  |     | mA   |
| P <sub>DIS</sub>  | Power dissipation            | 2.5 GHz                                                  |     | 2.6  |     | W    |

Copyright © 2018–2020, Texas Instruments Incorporated



# 6.7 Electrical Characteristics: AC Specifications (Dual-Channel Mode)

typical values are at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = FS\_RANGE\_B = 0xA000),  $f_{IN} = 248$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK} =$  maximum-rated clock frequency, filtered 1-V<sub>PP</sub> sine-wave clock, JMODE = 18, and background calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the *Recommended Operating Conditions* table

|                     | PARAMETER                                                                                  | TEST CONDITIONS                                                                                                    | MIN  | TYP               | MAX | UNIT                   |
|---------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|-------------------|-----|------------------------|
| FPBW                | Full-power input bandwidth                                                                 | Foreground calibration                                                                                             |      | 8.1               |     | GHz                    |
| FFDW                | (–3 dB) <sup>(1)</sup>                                                                     | Background calibration                                                                                             |      | 8.1               |     | GHZ                    |
|                     |                                                                                            | Dual-channel mode, aggressor =<br>400 MHz, -1 dBFS                                                                 |      | -92               |     |                        |
| XTALK               | Channel-to-channel crosstalk                                                               | Dual-channel mode, aggressor =<br>3 GHz, –1 dBFS                                                                   |      | -67               |     | dB                     |
|                     |                                                                                            | Dual-channel mode, aggressor =<br>6 GHz, –1 dBFS                                                                   |      | -61               |     |                        |
| CER                 | Code error rate                                                                            | Maximum CER, does not include<br>SerDes bit-error rate (BER)                                                       |      | 10 <sup>-18</sup> |     | Errors/<br>sample      |
| NOISE <sub>DC</sub> | DC input noise standard deviation                                                          | No input, foreground calibration,<br>excludes DC offset, includes fixed<br>interleaving spur ( $f_s$ / 2 spur)     |      | 0.45              |     | LSB                    |
|                     |                                                                                            | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                               |      | 49.1              |     |                        |
| 5                   |                                                                                            | $f_{\rm IN}$ = 347 MHz, $A_{\rm IN}$ = –1 dBFS, maximum FS_RANGE_A and FS_RANGE_B setting, foreground calibration  |      | 49.3              |     |                        |
|                     | Signal-to-noise ratio, large signal,<br>excluding DC, HD2 to HD9 and<br>interleaving spurs | $f_{IN} = 997 \text{ MHz}, \text{ A}_{IN} = -1 \text{ dBFS}$                                                       |      | 49.0              |     |                        |
|                     |                                                                                            | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                              | 47.0 | 48.8              |     |                        |
|                     |                                                                                            | $f_{\rm IN}$ = 2397 MHz, $A_{\rm IN}$ = –1 dBFS, maximum FS_RANGE_A and FS_RANGE_B setting, foreground calibration |      | 49.0              |     | dBFS                   |
|                     |                                                                                            | f <sub>IN</sub> = 4997 MHz, A <sub>IN</sub> = −1 dBFS                                                              |      | 48.3              |     |                        |
|                     |                                                                                            | f <sub>IN</sub> = 6397 MHz, A <sub>IN</sub> = −1 dBFS                                                              |      | 47.8              |     |                        |
|                     |                                                                                            | f <sub>IN</sub> = 8197 MHz, A <sub>IN</sub> = −1 dBFS                                                              |      | 47.2              |     |                        |
|                     |                                                                                            | f <sub>IN</sub> = 347 MHz, A <sub>IN</sub> = -16 dBFS                                                              |      | 49.1              |     |                        |
|                     |                                                                                            | f <sub>IN</sub> = 997 MHz, A <sub>IN</sub> = -16 dBFS                                                              |      | 49.1              |     |                        |
|                     | Signal-to-noise ratio, small signal,                                                       | f <sub>IN</sub> = 2397 MHz, A <sub>IN</sub> = -16 dBFS                                                             |      | 49.1              |     |                        |
| SNR                 | excluding DC, HD2 to HD9 and<br>interleaving spurs                                         | f <sub>IN</sub> = 4997 MHz, A <sub>IN</sub> = -16 dBFS                                                             |      | 49.4              |     | dBFS                   |
|                     | 3 4 4 4                                                                                    | f <sub>IN</sub> = 6397 MHz, A <sub>IN</sub> = -16 dBFS                                                             |      | 49.2              |     |                        |
|                     |                                                                                            | f <sub>IN</sub> = 8197 MHz, A <sub>IN</sub> = -16 dBFS                                                             |      | 49.4              |     |                        |
|                     |                                                                                            | f <sub>IN</sub> = 347 MHz, A <sub>IN</sub> = -1 dBFS                                                               |      | 48.8              |     |                        |
|                     |                                                                                            | f <sub>IN</sub> = 997 MHz, A <sub>IN</sub> = -1 dBFS                                                               |      | 48.7              |     |                        |
| 01110               | Signal-to-noise and distortion ratio,                                                      | f <sub>IN</sub> = 2397 MHz, A <sub>IN</sub> = −1 dBFS                                                              | 46.3 | 48.5              |     | 10.50                  |
| SINAD               | large signal, excluding DC and f <sub>S</sub> / 2 fixed spurs                              | f <sub>IN</sub> = 4997 MHz, A <sub>IN</sub> = -1 dBFS                                                              |      | 47.0              |     | dBFS                   |
|                     |                                                                                            | f <sub>IN</sub> = 6397 MHz, A <sub>IN</sub> = −1 dBFS                                                              |      | 46.2              |     |                        |
|                     |                                                                                            | f <sub>IN</sub> = 8197 MHz, A <sub>IN</sub> = −1 dBFS                                                              |      | 44.8              |     |                        |
|                     |                                                                                            | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                               |      | 7.8               |     |                        |
|                     |                                                                                            | $f_{IN} = 997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                               |      | 7.8               |     |                        |
|                     | Effective number of bits, large                                                            | f <sub>IN</sub> = 2397 MHz, A <sub>IN</sub> = -1 dBFS                                                              | 7.4  | 7.8               |     | <b>B</b> <sup>11</sup> |
| ENOB                | signal, excluding DC and f <sub>S</sub> / 2 fixed spurs                                    | f <sub>IN</sub> = 4997 MHz, A <sub>IN</sub> = -1 dBFS                                                              |      | 7.5               |     | Bits                   |
|                     | -1 - <del>-</del>                                                                          | f <sub>IN</sub> = 6397 MHz, A <sub>IN</sub> = -1 dBFS                                                              |      | 7.4               |     |                        |
|                     |                                                                                            | $f_{IN} = 8197 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                              |      | 7.1               |     |                        |

(1) Full-power input bandwidth (FPBW) is defined as the input frequency where the reconstructed output of the ADC drops 3 dB below the power of a full-scale input signal at a low input frequency. Useable bandwidth may exceed the –3-dB full-power input bandwidth.

# Electrical Characteristics: AC Specifications (Dual-Channel Mode) (continued)

typical values are at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = FS\_RANGE\_B = 0xA000),  $f_{IN} = 248$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK} =$  maximum-rated clock frequency, filtered 1-V<sub>PP</sub> sine-wave clock, JMODE = 18, and background calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the *Recommended Operating Conditions* table

|                    | PARAMETER                                                               | TEST CONDITIONS                                                                                                                   | MIN TYP | MAX | UNIT |
|--------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------|-----|------|
|                    |                                                                         | f <sub>IN</sub> = 347 MHz, A <sub>IN</sub> = -1 dBFS                                                                              | 69      |     |      |
|                    |                                                                         | $f_{IN} = 347$ MHz, $A_{IN} = -1$ dBFS,<br>maximum FS_RANGE_A and<br>FS_RANGE_B setting, foreground<br>calibration                | 68      |     |      |
|                    |                                                                         | $f_{IN} = 997 \text{ MHz}, \text{ A}_{IN} = -1 \text{ dBFS}$                                                                      | 67      |     |      |
| SFDR               | Spurious-free dynamic range, large                                      | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                             | 55 66   |     | ADES |
| SFDK               | signal, excluding DC and f <sub>S</sub> / 2 fixed spurs                 | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS},$<br>maximum FS_RANGE_A and<br>FS_RANGE_B setting, foreground<br>calibration | 62      |     | dBFS |
|                    |                                                                         | $f_{IN} = 4997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                             | 57      |     |      |
|                    |                                                                         | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                             | 55      |     |      |
|                    |                                                                         | f <sub>IN</sub> = 8197 MHz, A <sub>IN</sub> = -1 dBFS                                                                             | 52      |     |      |
|                    |                                                                         | f <sub>IN</sub> = 347 MHz, A <sub>IN</sub> = -16 dBFS                                                                             | 67      |     |      |
|                    |                                                                         | $f_{IN} = 997 \text{ MHz}, A_{IN} = -16 \text{ dBFS}$                                                                             | 67      |     |      |
|                    | Spurious-free dynamic range, small                                      | f <sub>IN</sub> = 2397 MHz, A <sub>IN</sub> = -16 dBFS                                                                            | 67      |     |      |
| SFDR               | -1                                                                      | f <sub>IN</sub> = 4997 MHz, A <sub>IN</sub> = -16 dBFS                                                                            | 67      |     | dBFS |
|                    |                                                                         | f <sub>IN</sub> = 6397 MHz, A <sub>IN</sub> = -16 dBFS                                                                            | 67      |     |      |
|                    |                                                                         | f <sub>IN</sub> = 8197 MHz, A <sub>IN</sub> = -16 dBFS                                                                            | 67      |     |      |
| f <sub>S</sub> / 2 | f <sub>S</sub> / 2 fixed interleaving spur, independent of input signal | No input                                                                                                                          | -70     | -55 | dBFS |
|                    |                                                                         | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                              | -75     |     |      |
|                    |                                                                         | $f_{\rm IN}$ = 347 MHz, $A_{\rm IN}$ = $-1$ dBFS, maximum FS_RANGE_A and FS_RANGE_B setting, foreground calibration               | -73     |     |      |
|                    |                                                                         | f <sub>IN</sub> = 997 MHz, A <sub>IN</sub> = -1 dBFS                                                                              | -75     |     |      |
|                    |                                                                         | f <sub>IN</sub> = 2397 MHz, A <sub>IN</sub> = −1 dBFS                                                                             | -73     | -60 |      |
| HD2                | Second-order harmonic distortion                                        | $f_{\rm IN}$ = 2397 MHz, $A_{\rm IN}$ = –1 dBFS, maximum FS_RANGE_A and FS_RANGE_B setting, foreground calibration                | -72     |     | dBFS |
|                    |                                                                         | f <sub>IN</sub> = 4997 MHz, A <sub>IN</sub> = -1 dBFS                                                                             | -68     |     |      |
|                    |                                                                         | f <sub>IN</sub> = 6397 MHz, A <sub>IN</sub> = -1 dBFS                                                                             | -67     |     |      |
|                    |                                                                         | f <sub>IN</sub> = 8197 MHz, A <sub>IN</sub> = -1 dBFS                                                                             | -61     |     |      |
|                    |                                                                         | f <sub>IN</sub> = 347 MHz, A <sub>IN</sub> = -1 dBFS                                                                              | -71     |     |      |
|                    |                                                                         | $f_{\rm IN}$ = 347 MHz, $A_{\rm IN}$ = $-1$ dBFS, maximum FS_RANGE_A and FS_RANGE_B setting, foreground calibration               | -69     |     |      |
|                    |                                                                         | $f_{IN} = 997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                              | -69     |     |      |
| HD3                | Third order harmonic distortion                                         | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                             | -67     | -60 | APEC |
|                    | Third-order harmonic distortion                                         | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS},$<br>maximum FS_RANGE_A and<br>FS_RANGE_B setting, foreground<br>calibration | -62     |     | dBFS |
|                    |                                                                         | f <sub>IN</sub> = 4997 MHz, A <sub>IN</sub> = -1 dBFS                                                                             | -57     |     |      |
|                    |                                                                         | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                             | -55     |     |      |
|                    |                                                                         | f <sub>IN</sub> = 8197 MHz, A <sub>IN</sub> = -1 dBFS                                                                             | -52     |     |      |

Copyright © 2018–2020, Texas Instruments Incorporated



# Electrical Characteristics: AC Specifications (Dual-Channel Mode) (continued)

typical values are at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = FS\_RANGE\_B = 0xA000),  $f_{IN} = 248$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK} =$  maximum-rated clock frequency, filtered 1-V<sub>PP</sub> sine-wave clock, JMODE = 18, and background calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the *Recommended Operating Conditions* table

|                                      | PARAMETER                                                                | TEST CONDITIONS                                                                                 | MIN T | YP MAX  | UNIT  |
|--------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------|---------|-------|
|                                      |                                                                          | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                            | -     | -72     |       |
|                                      |                                                                          | $f_{IN} = 997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                            | -     | -70     |       |
| f <sub>S</sub> / 2 – f <sub>IN</sub> | f <sub>S</sub> / 2 – f <sub>IN</sub> interleaving spur, signal dependent | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                           | -     | -69 –55 | dBFS  |
|                                      |                                                                          | $f_{IN} = 4997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                           | -     | -66     | UDFS  |
|                                      |                                                                          | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                           | -     | -64     |       |
|                                      |                                                                          | $f_{IN} = 8197 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                           | -     | -63     |       |
| SPUR                                 |                                                                          | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                            | -     | -74     |       |
|                                      | Worst harmonic, fourth-order distortion or higher                        | $f_{IN} = 997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                            | -     | -71     |       |
|                                      |                                                                          | $f_{IN}$ = 2397 MHz, $A_{IN}$ = -1 dBFS                                                         | -     | -73 –60 | dBFS  |
|                                      |                                                                          | $f_{IN} = 4997 \text{ MHz}, \text{ A}_{IN} = -1 \text{ dBFS}$                                   | -     | -78     | UDF 3 |
|                                      |                                                                          | $f_{IN} = 6397 \text{ MHz}, \text{ A}_{IN} = -1 \text{ dBFS}$                                   | -     | -78     |       |
|                                      |                                                                          | $f_{IN} = 8197 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                           | -     | -78     |       |
|                                      |                                                                          | $f_{IN} = 347 \text{ MHz} \pm 2.5 \text{ MHz},$<br>$A_{IN} = -7 \text{ dBFS}$ per tone          | -     | -92     |       |
|                                      |                                                                          | $f_{IN} = 997 \text{ MHz} \pm 2.5 \text{ MHz},$<br>$A_{IN} = -7 \text{ dBFS} \text{ per tone}$  | -     | -80     |       |
|                                      | Third-order intermodulation                                              | $f_{IN} = 2485 \text{ MHz} \pm 2.5 \text{ MHz},$<br>$A_{IN} = -7 \text{ dBFS} \text{ per tone}$ | -     | -71     | 1050  |
| IMD3                                 | distortion                                                               | $f_{IN} = 4997 \text{ MHz} \pm 2.5 \text{ MHz},$<br>$A_{IN} = -7 \text{ dBFS per tone}$         | -     | -63     | dBFS  |
|                                      |                                                                          | $f_{IN} = 5997 \text{ MHz} \pm 2.5 \text{ MHz},$<br>$A_{IN} = -7 \text{ dBFS per tone}$         | -     | -60     |       |
|                                      |                                                                          | $f_{IN} = 7997 \text{ MHz} \pm 2.5 \text{ MHz},$<br>$A_{IN} = -7 \text{ dBFS per tone}$         | -     | -49     |       |

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

ADC08DJ3200



www.ti.com

# 6.8 Electrical Characteristics: AC Specifications (Single-Channel Mode)

typical values are at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = 0xA000), input signal applied to INA±,  $f_{IN} = 248$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK}$  = maximum-rated clock frequency, filtered 1-V<sub>PP</sub> sine-wave clock, JMODE = 17, and background calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the *Recommended Operating Conditions* table

|                     | PARAMETER                                                         | TEST CONDITIONS                                                                                                          | MIN  | TYP               | MAX | UNIT                 |
|---------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|-------------------|-----|----------------------|
|                     | Full-power input bandwidth                                        | Foreground calibration                                                                                                   |      | 7.9               |     | 011-                 |
| FPBW                | (-3 dB) <sup>(1)</sup>                                            | Background calibration                                                                                                   |      | 7.9               |     | GHz                  |
| CER                 | Code error rate                                                   | Maximum CER, does not include<br>SerDes bit-error rate (BER)                                                             |      | 10 <sup>-18</sup> |     | Errors/<br>sample    |
| NOISE <sub>DC</sub> | DC input noise standard deviation                                 | No input, foreground calibration, excludes DC offset, includes fixed interleaving spurs ( $f_S$ / 2 and $f_S$ / 4 spurs) |      | 0.35              |     | LSB                  |
|                     |                                                                   | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                     |      | 49.0              |     |                      |
|                     |                                                                   | $f_{IN} = 347$ MHz, $A_{IN} = -1$ dBFS,<br>maximum FS_RANGE_A setting,<br>foreground calibration                         |      | 49.2              |     |                      |
|                     |                                                                   | $f_{IN} = 997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                     |      | 49.0              |     |                      |
| CNID                | Signal-to-noise ratio, large signal,                              | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                    | 47.0 | 48.8              |     |                      |
| SNR                 | excluding DC, HD2 to HD9 and<br>interleaving spurs                | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}, maximum FS_RANGE_A setting, foreground calibration$                |      | 49.0              |     | dBFS                 |
|                     |                                                                   | f <sub>IN</sub> = 4997 MHz, A <sub>IN</sub> = -1 dBFS                                                                    |      | 48.2              |     |                      |
|                     |                                                                   | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                    |      | 47.9              |     |                      |
|                     |                                                                   | $f_{IN} = 8197 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                    |      | 47.1              |     |                      |
|                     | -                                                                 | f <sub>IN</sub> = 347 MHz, A <sub>IN</sub> = -16 dBFS                                                                    |      | 49.2              |     |                      |
|                     |                                                                   | $f_{IN} = 997 \text{ MHz}, A_{IN} = -16 \text{ dBFS}$                                                                    |      | 49.2              |     |                      |
| SNR                 | Signal-to-noise ratio, small signal, excluding DC, HD2 to HD9 and | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -16 \text{ dBFS}$                                                                   |      | 49.2              |     | dBFS                 |
|                     | interleaving spurs                                                | $f_{IN} = 4997 \text{ MHz}, A_{IN} = -16 \text{ dBFS}$                                                                   |      | 49.2              |     | ubr 5                |
|                     |                                                                   | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -16 \text{ dBFS}$                                                                   |      | 49.2              |     |                      |
|                     |                                                                   | $f_{IN} = 8197 \text{ MHz}, A_{IN} = -16 \text{ dBFS}$                                                                   |      | 49.2              |     |                      |
|                     |                                                                   | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                     |      | 48.7              |     |                      |
|                     |                                                                   | $f_{IN} = 997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                     |      | 48.4              |     |                      |
| SINAD               | Signal-to-noise and distortion ratio,                             | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                    | 45.1 | 48.0              |     |                      |
| SINAD               | large signal, excluding DC and f <sub>S</sub> / 2 fixed spurs     | $f_{IN} = 4997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                    |      | 47.2              |     | dBFS                 |
|                     |                                                                   | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                    |      | 46.6              |     |                      |
|                     |                                                                   | $f_{IN} = 8197 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                    |      | 44.8              |     |                      |
|                     |                                                                   | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                     |      | 7.8               |     |                      |
|                     |                                                                   | $f_{IN} = 997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                     |      | 7.8               |     |                      |
| ENOB                | Effective number of bits, large                                   | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                    | 7.2  | 7.7               |     | HPESI P              |
|                     | signal, excluding DC and f <sub>S</sub> / 2 fixed spurs           | $f_{IN} = 4997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                    |      | 7.6               |     | dBFS <u>!~B</u><br>§ |
|                     | -                                                                 | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                                    |      | 7.5               |     |                      |
|                     |                                                                   | f <sub>IN</sub> = 8197 MHz, A <sub>IN</sub> = -1 dBFS                                                                    |      | 7.1               |     |                      |

(1) Full-power input bandwidth (FPBW) is defined as the input frequency where the reconstructed output of the ADC drops 3 dB below the power of a full-scale input signal at a low input frequency. Useable bandwidth may exceed the -3-dB full-power input bandwidth.



# Electrical Characteristics: AC Specifications (Single-Channel Mode) (continued)

typical values are at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = 0xA000), input signal applied to INA±,  $f_{IN} = 248$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK}$  = maximum-rated clock frequency, filtered 1-V<sub>PP</sub> sine-wave clock, JMODE = 17, and background calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the *Recommended Operating Conditions* table

|                    | PARAMETER                                                                       | TEST CONDITIONS                                                                                                 | MIN | ТҮР | MAX | UNIT  |
|--------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
|                    |                                                                                 | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                            |     | 66  |     |       |
|                    |                                                                                 | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS},$<br>maximum FS_RANGE_A setting,<br>foreground calibration  |     | 64  |     |       |
|                    |                                                                                 | $f_{IN} = 997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                            |     | 62  |     |       |
| SFDR               | Spurious free dynamic range, large                                              | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                           | 45  | 58  |     | dBFS  |
| SI DI              | signal, excluding DC, $f_{\rm S}$ / 4 and $f_{\rm S}$ / 2 fixed spurs           | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS},$<br>maximum FS_RANGE_A setting,<br>foreground calibration |     | 54  |     |       |
|                    |                                                                                 | $f_{IN} = 4997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                           |     | 59  |     |       |
|                    |                                                                                 | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                           |     | 57  |     |       |
|                    |                                                                                 | $f_{IN} = 8197 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                           |     | 52  |     |       |
|                    |                                                                                 | $f_{IN} = 347 \text{ MHz}, A_{IN} = -16 \text{ dBFS}$                                                           |     | 68  |     |       |
|                    |                                                                                 | f <sub>IN</sub> = 997 MHz, A <sub>IN</sub> = -16 dBFS                                                           |     | 68  |     |       |
| 0500               | Spurious free dynamic range, small                                              | f <sub>IN</sub> = 2397 MHz, A <sub>IN</sub> = -16 dBFS                                                          |     | 68  |     |       |
| SFDR               | FDR signal, excluding DC, f <sub>S</sub> / 4 and f <sub>S</sub> / 2 fixed spurs | f <sub>IN</sub> = 4997 MHz, A <sub>IN</sub> = -16 dBFS                                                          |     | 68  |     | dBFS  |
|                    |                                                                                 | f <sub>IN</sub> = 6397 MHz, A <sub>IN</sub> = -16 dBFS                                                          |     | 68  |     |       |
|                    |                                                                                 | f <sub>IN</sub> = 8197 MHz, A <sub>IN</sub> = -16 dBFS                                                          |     | 67  |     |       |
| f <sub>S</sub> / 2 | f <sub>S</sub> / 2 fixed interleaving spur, independent of input signal         | No input, foreground calibration,<br>OS_CAL disabled, spur can be<br>improved by running OS_CAL                 |     | -65 |     | dBFS  |
| f <sub>S</sub> / 4 | f <sub>S</sub> / 4 fixed interleaving spur, independent of input signal         | No input                                                                                                        |     | 64  | -55 | dBFS  |
|                    |                                                                                 | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                            |     | -74 |     |       |
|                    |                                                                                 | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS},$<br>maximum FS_RANGE_A setting,<br>foreground calibration  |     | -71 |     |       |
|                    |                                                                                 | $f_{IN} = 997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                            |     | -72 |     |       |
|                    |                                                                                 | f <sub>IN</sub> = 2397 MHz, A <sub>IN</sub> = -1 dBFS                                                           |     | -75 | -60 | 10.50 |
| HD2                | Second-order harmonic distortion                                                | $f_{IN}$ = 2397 MHz, $A_{IN}$ = -1 dBFS,<br>maximum FS_RANGE_A setting,<br>foreground calibration               |     | -72 |     | dBFS  |
|                    |                                                                                 | $f_{IN} = 4997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                           |     | -72 |     |       |
|                    |                                                                                 | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                           |     | -68 |     |       |
|                    |                                                                                 | $f_{IN} = 8197 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                           |     | -68 |     |       |
|                    |                                                                                 | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                            |     | -71 |     |       |
|                    |                                                                                 | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS},$<br>maximum FS_RANGE_A setting,<br>foreground calibration  |     | -69 |     |       |
|                    |                                                                                 | f <sub>IN</sub> = 997 MHz, A <sub>IN</sub> = -1 dBFS                                                            |     | -68 |     |       |
| HD3                | Third and a harmonic distribution                                               | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                           |     | -68 | -60 |       |
|                    | Third-order harmonic distortion                                                 | $f_{IN}$ = 2397 MHz, $A_{IN}$ = -1 dBFS,<br>maximum FS_RANGE_A setting,<br>foreground calibration               |     | -63 |     | dBFS  |
|                    |                                                                                 | $f_{IN} = 4997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                           |     | -59 |     |       |
|                    |                                                                                 | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                           |     | -58 |     |       |
|                    |                                                                                 | $f_{IN} = 8197 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                                           |     | -55 |     |       |



# Electrical Characteristics: AC Specifications (Single-Channel Mode) (continued)

typical values are at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = 0xA000), input signal applied to INA±,  $f_{IN} = 248$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK}$  = maximum-rated clock frequency, filtered 1-V<sub>PP</sub> sine-wave clock, JMODE = 17, and background calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the *Recommended Operating Conditions* table

|                        | PARAMETER                                                                | TEST CONDITIONS                                                                         | MIN TYP | MAX | UNIT |
|------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------|-----|------|
|                        |                                                                          | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                    | -68     |     |      |
|                        |                                                                          | $f_{IN} = 997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                    | -62     |     |      |
| £ / 0 £                | f <sub>S</sub> / 2 – f <sub>IN</sub> interleaving spur, signal dependent | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                   | -58     | -45 |      |
| $f_S / 2 - f_{IN}$     |                                                                          | $f_{IN} = 4997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                   | -62     |     | dBFS |
|                        |                                                                          | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                   | -63     |     |      |
|                        |                                                                          | $f_{IN} = 8197 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                   | -53     |     |      |
|                        |                                                                          | $f_{IN} = 347 \text{ MHz}, \text{ A}_{IN} = -1 \text{ dBFS}$                            | -72     |     |      |
|                        |                                                                          | $f_{IN} = 997 \text{ MHz}, \text{ A}_{IN} = -1 \text{ dBFS}$                            | -72     |     |      |
| $f_{S}$ / 4 ± $f_{IN}$ | $f_S / 4 \pm f_{IN}$ interleaving spurs, signal                          | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                   | -72     | -60 | dBFS |
|                        | dependent                                                                | $f_{IN} = 4997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                   | -68     |     | UDF3 |
|                        |                                                                          | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                   | -65     |     |      |
|                        |                                                                          | $f_{IN} = 8197 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                   | -63     |     |      |
|                        | Worst harmonic, fourth-order<br>distortion or higher                     | $f_{IN} = 347 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                    | -73     |     |      |
|                        |                                                                          | $f_{IN} = 997 \text{ MHz}, \text{ A}_{IN} = -1 \text{ dBFS}$                            | -72     |     |      |
| SPUR                   |                                                                          | $f_{IN} = 2397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                   | -73     | -60 | dBFS |
| SPUR                   |                                                                          | $f_{IN} = 4997 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                   | -80     |     | UDFS |
|                        |                                                                          | $f_{IN} = 6397 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                   | -82     |     |      |
|                        |                                                                          | $f_{IN} = 8197 \text{ MHz}, A_{IN} = -1 \text{ dBFS}$                                   | -79     |     |      |
|                        |                                                                          | $f_{IN} = 347 \text{ MHz} \pm 2.5 \text{ MHz},$<br>$A_{IN} = -7 \text{ dBFS per tone}$  | -83     |     |      |
|                        |                                                                          | $f_{IN} = 997 \text{ MHz} \pm 2.5 \text{ MHz},$<br>$A_{IN} = -7 \text{ dBFS per tone}$  | -79     |     |      |
| IMD3                   | Third-order intermodulation                                              | $f_{IN} = 2485 \text{ MHz} \pm 2.5 \text{ MHz},$<br>$A_{IN} = -7 \text{ dBFS per tone}$ | -70     |     |      |
|                        | distortion                                                               | $f_{IN} = 4997 \text{ MHz} \pm 2.5 \text{ MHz},$<br>$A_{IN} = -7 \text{ dBFS per tone}$ | -64     |     | dBFS |
|                        |                                                                          | $f_{IN}$ = 5997 MHz ± 2.5 MHz,<br>$A_{IN}$ = -7 dBFS per tone                           | -62     |     |      |
|                        |                                                                          | $f_{IN}$ = 7997 MHz ± 2.5 MHz,<br>$A_{IN}$ = -7 dBFS per tone                           | -52     |     |      |

# 6.9 Timing Requirements

|                                  |                                                                                                                                      |                                                                                                                                             | MIN | NOM    | MAX  | UNIT             |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|------|------------------|
| DEVICE (Samp                     | oling) CLOCK (CLK+, CLK–)                                                                                                            |                                                                                                                                             |     |        |      |                  |
| f <sub>CLK</sub>                 | Input clock frequency (CLK+, CLK–), both single-c modes <sup>(1)</sup>                                                               | channel and dual-channel                                                                                                                    | 800 |        | 3200 | MHz              |
| SYSREF (SYS                      | REF+, SYSREF–)                                                                                                                       |                                                                                                                                             |     |        |      |                  |
| $t_{\text{INV}(\text{SYSREF})}$  | Width of invalid SYSREF capture region of CLK± hold time violation, as measured by the SYSREF_                                       |                                                                                                                                             |     | 48     |      | ps               |
| t <sub>INV(TEMP)</sub>           | Drift of invalid SYSREF capture region over temperature, positive number indicates a shift toward the MSB of the SYSREF_POS register |                                                                                                                                             |     | 0      |      | ps/°C            |
| t <sub>INV(VA11)</sub>           | Drift of invalid SYSREF capture region over the V. number indicates a shift toward the MSB of the S                                  | ft of invalid SYSREF capture region over the VA11 supply voltage, positive mber indicates a shift toward the MSB of the SYSREF_POS register |     | 0.36   |      | ps/mV            |
|                                  |                                                                                                                                      | SYSREF_ZOOM = 0                                                                                                                             |     | 77     |      |                  |
| t <sub>STEP(SP)</sub>            | Delay of the SYSREF_POS LSB                                                                                                          | SYSREF_ZOOM = 1                                                                                                                             |     | 24     |      | ps               |
| t <sub>(PH_SYS)</sub>            | Minimum SYSREF± assertion duration after a SYS                                                                                       | SREF± rising edge event                                                                                                                     |     | 4      |      | ns               |
| t <sub>(PL_SYS)</sub>            | Minimum SYSREF± de-assertion duration after a                                                                                        | SYSREF± falling edge event                                                                                                                  |     | 1      |      | ns               |
| JESD204B SY                      | NC TIMING (SYNCSE or TMSTP±)                                                                                                         |                                                                                                                                             |     |        |      |                  |
|                                  | Minimum hold time from a multiframe boundary<br>(SYSREF rising edge captured high) to de-<br>assertion of the JESD204B SYNC signal   | JMODE = 4 or 6                                                                                                                              |     | 21     |      |                  |
|                                  |                                                                                                                                      | JMODE = 5 or 7                                                                                                                              |     | 17     |      | t <sub>CLK</sub> |
| t <sub>H</sub> ( <u>SYNCSE</u> ) | (SYNCSE if SYNC_SEL = 0 or TMSTP± if<br>SYNC_SEL = 1) for NCO synchronization<br>(NCO_SYNC_ILA = 1)                                  | JMODE = 17 or 18                                                                                                                            |     | 9      |      | cycles           |
|                                  | Minimum setup time from de-assertion of the                                                                                          | JMODE = 4 or 6                                                                                                                              |     | -2     |      |                  |
| town                             | JESD204B SYNC signal (SYNCSE if SYNC_SEL<br>= 0 or TMSTP± if SYNC SEL = 1) to multiframe                                             | JMODE = 5 or 7                                                                                                                              |     | 2      |      | t <sub>CLK</sub> |
| t <sub>SU(SYNCSE)</sub>          | boundary (SYSREF rising edge captured high)<br>for NCO synchronization (NCO_SYNC_ILA = 1)                                            | JMODE = 17 or 18                                                                                                                            |     | 10     |      | cycles           |
| t(SYNCSE)                        | SYNCSE minimum assertion time to trigger link re                                                                                     | esynchronization                                                                                                                            |     | 4      |      | Frames           |
| SERIAL PROG                      | RAMMING INTERFACE (SCLK, SDI, SCS)                                                                                                   |                                                                                                                                             |     |        |      |                  |
| f <sub>CLK(SCLK)</sub>           | Maximum serial clock frequency                                                                                                       |                                                                                                                                             |     | 15.625 |      | MHz              |
| t <sub>(PH)</sub>                | Minimum serial clock high value pulse duration                                                                                       |                                                                                                                                             |     | 32     |      | ns               |
| t <sub>(PL)</sub>                | Minimum serial clock low value pulse duration                                                                                        |                                                                                                                                             |     | 32     |      | ns               |
| $t_{SU(\overline{SCS})}$         | Minimum setup time from $\overline{\text{SCS}}$ to rising edge of S                                                                  | CLK                                                                                                                                         |     | 30     |      | ns               |
| $t_{H(\overline{SCS})}$          | Minimum hold time from rising edge of SCLK to $\overline{S}$                                                                         | CS                                                                                                                                          |     | 3      |      | ns               |
| t <sub>SU(SDI)</sub>             | Minimum setup time from SDI to rising edge of SC                                                                                     | CLK                                                                                                                                         |     | 30     |      | ns               |
| t <sub>H(SDI)</sub>              | Minimum hold time from rising edge of SCLK to S                                                                                      | DI                                                                                                                                          |     | 3      |      | ns               |
|                                  |                                                                                                                                      |                                                                                                                                             |     |        |      |                  |

(1) Unless functionally limited to a smaller range in Table 10 based on the programmed JMODE.

(1) Onless functionally limited to a smaller range in rable to based on the programmed smobil.
 (2) Use SYSREF\_POS to select an optimal SYSREF\_SEL value for SYSREF capture, see the SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing) section for more information on SYSREF windowing. The invalid region, specified by t<sub>INV(SYSREF)</sub>, indicates the portion of the CLK± period (t<sub>CLK</sub>), as measured by SYSREF\_SEL, that may result in a setup and hold violation. Verify that the timing skew between SYSREF± and CLK± over system operating conditions from the nominal conditions (that used to find optimal SYSREF\_SEL) does not result in the invalid region occurring at the selected SYSREF\_SEL position in SYSREF\_POS, otherwise a temperature-dependent SYSREF\_SEL selection may be needed to track the skew between CLK± and SYSREF±.

TEXAS INSTRUMENTS

### ADC08DJ3200

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

www.ti.com

### 6.10 Switching Characteristics

typical values are at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = FS\_RANGE\_B = 0xA000), input signal applied to INA± in single-channel modes,  $f_{IN} = 248$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK} =$  maximum-rated clock frequency, filtered 1-V<sub>PP</sub> sine-wave clock, JMODE = 17, and background calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the *Recommended Operating Conditions* table

|                        | PARAMETER                                                                                                                                            | TEST CONDITIONS                                                                                         | MIN TYP           | MAX          | UNIT |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------|--------------|------|
| DEVICE (S              | ampling) CLOCK (CLK+, CLK–)                                                                                                                          | · · · · ·                                                                                               |                   | <sup>I</sup> |      |
| t <sub>AD</sub>        | Sampling (aperture) delay from<br>CLK± rising edge (dual-channel<br>mode) or rising and falling edge<br>(single-channel mode) to sampling<br>instant | TAD_COARSE = 0x00, TAD_FINE = 0x00, and TAD_INV = 0                                                     | 360               |              | ps   |
| t <sub>TAD(MAX)</sub>  | Maximum t <sub>AD</sub> adjust programmable delay, not including clock inversion                                                                     | Coarse adjustment (TAD_COARSE<br>= 0xFF)                                                                | 289               |              | ps   |
|                        | $(TAD_INV = 0)$                                                                                                                                      | Fine adjustment (TAD_FINE = 0xFF)                                                                       | 4.9               |              | •    |
| +                      | t <sub>AD</sub> adjust programmable delay step                                                                                                       | Coarse adjustment (TAD_COARSE)                                                                          | 1.13              |              | ps   |
| t <sub>TAD(STEP)</sub> | size                                                                                                                                                 | Fine adjustment (TAD_FINE)                                                                              | 19                |              | fs   |
|                        | Aperture jitter, rms                                                                                                                                 | Minimum t <sub>AD</sub> adjust coarse setting<br>(TAD_COARSE = 0x00, TAD_INV =<br>0)                    | 50                |              | 6-   |
| t <sub>AJ</sub>        |                                                                                                                                                      | Maximum t <sub>AD</sub> adjust coarse setting<br>(TAD_COARSE = 0xFF) excluding<br>TAD_INV (TAD_INV = 0) | 70 <sup>(1)</sup> |              | fs   |
| SERIAL D               | ATA OUTPUTS (DA[7:0]+, DA[7:0]–, [                                                                                                                   | DB[7:0]+, DB[7:0]–)                                                                                     |                   | i            |      |
| f <sub>SERDES</sub>    | Serialized output bit rate                                                                                                                           |                                                                                                         | 1                 | 12.8         | Gbps |
| UI                     | Serialized output unit interval                                                                                                                      |                                                                                                         | 78.125            | 1000         | ps   |
| t <sub>TLH</sub>       | Low-to-high transition time (differential)                                                                                                           | 20% to 80%, PRBS-7 test pattern,<br>12.8 Gbps, SER_PE = 0x04                                            | 37                |              | ps   |
| t <sub>THL</sub>       | High-to-low transition time (differential)                                                                                                           | 20% to 80%, PRBS-7 test pattern,<br>12.8 Gbps, SER_PE = 0x04                                            | 37                |              | ps   |
| DDJ                    | Data dependent jitter, peak-to-peak                                                                                                                  | PRBS-7 test pattern, 12.8 Gbps,<br>SER_PE = 0x04, JMODE = 2                                             | 7.8               |              | ps   |
| RJ                     | Random jitter, RMS                                                                                                                                   | PRBS-7 test pattern, 12.8 Gbps,<br>SER_PE = 0x04, JMODE = 2                                             | 1.1               |              | ps   |
| TJ                     | Total jitter, peak-to-peak, with<br>Gaussian portion defined with<br>respect to a BER = 1e-15 (Q = 7.94)                                             | PRBS-7 test pattern, 8 Gbps,<br>SER_PE = 0x04, JMODE = 4, 5, 6,<br>7                                    | 28                |              | ps   |

(1)  $t_{AJ}$  increases because of additional attenuation on the internal clock path.



### Switching Characteristics (continued)

typical values are at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = FS\_RANGE\_B = 0xA000), input signal applied to INA± in single-channel modes,  $f_{IN} = 248$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK} =$  maximum-rated clock frequency, filtered 1-V<sub>PP</sub> sine-wave clock, JMODE = 17, and background calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the *Recommended Operating Conditions* table

|                    | PARAMETER                                                                                                                                                                                                       | TEST CONDITIONS | MIN | TYP MAX | UNIT                    |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|---------|-------------------------|
| ADC CC             | DRE LATENCY                                                                                                                                                                                                     | •               |     |         |                         |
|                    |                                                                                                                                                                                                                 | JMODE = 4       |     | -4.5    |                         |
|                    | Deterministic delay from the OLK                                                                                                                                                                                | JMODE = 5       | -   | -24.5   |                         |
|                    | Deterministic delay from the CLK±<br>edge that samples the reference                                                                                                                                            | JMODE = 6       |     | 5       |                         |
| t <sub>ADC</sub>   | sample to the CLK± edge that samples SYSREF going high <sup>(2)</sup>                                                                                                                                           | JMODE = 7       |     | -25     | t <sub>CLK</sub> cycles |
|                    |                                                                                                                                                                                                                 | JMODE = 17      | -   | -48.5   |                         |
|                    |                                                                                                                                                                                                                 | JMODE = 18      |     | -49     |                         |
| JESD20             | 4B AND SERIALIZER LATENCY                                                                                                                                                                                       |                 |     |         |                         |
|                    |                                                                                                                                                                                                                 | JMODE = 4       | 67  | 80      |                         |
|                    | Delay from the CLK± rising edge<br>that samples SYSREF high to the<br>first bit of the multiframe on the<br>JESD204B serial output lane<br>corresponding to the reference<br>sample of $t_{ADC}$ <sup>(3)</sup> | JMODE = 5       | 106 | 119     |                         |
|                    |                                                                                                                                                                                                                 | JMODE = 6       | 67  | 80      | t ovoloo                |
| t <sub>TX</sub>    |                                                                                                                                                                                                                 | JMODE = 7       | 106 | 119     | $t_{CLK}$ cycles        |
|                    |                                                                                                                                                                                                                 | JMODE = 17      | 195 | 208     |                         |
|                    | . ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,                                                                                                                                                                         | JMODE = 18      | 195 | 208     |                         |
| SERIAL             | PROGRAMMING INTERFACE (SDO)                                                                                                                                                                                     |                 |     |         |                         |
| t <sub>(OZD)</sub> | Maximum delay from the falling<br>edge of the 16th SCLK cycle during<br>read operation for SDO transition<br>from tri-state to valid data                                                                       |                 |     | 7       | ns                      |
| t <sub>(ODZ)</sub> | Maximum delay from the $\overline{\text{SCS}}$ rising edge for SDO transition from valid data to tri-state                                                                                                      |                 |     | 7       | ns                      |
| t <sub>(OD)</sub>  | Maximum delay from the falling<br>edge of the 16th SCLK cycle during<br>read operation to SDO valid                                                                                                             |                 |     | 12      | ns                      |

(2) t<sub>ADC</sub> is an exact, unrounded, deterministic delay. The delay can be negative if the reference sample is sampled after the SYSREF high capture point, in which case the total latency is smaller than the delay given by t<sub>TX</sub>.
 (3) The values given for t<sub>TX</sub> include deterministic and non-deterministic delays. The delay varies over process, temperature, and voltage.

(3) The values given for t<sub>TX</sub> include deterministic and non-deterministic delays. The delay varies over process, temperature, and voltage. JESD204B accounts for these variations when operating in subclass-1 mode in order to achieve deterministic latency. Proper receiver RBD values must be chosen such that the elastic buffer release point does not occur within the invalid region of the local multiframe clock (LMFC) cycle.



(1) Only the SerDes lane DA0± is shown, but DA0± is representative of all lanes. The number of output lanes used and bit-packing format is dependent on the programmed JMODE value.





- (2) The internal LMFC is assumed to be aligned with the CLK± rising edge that captures the SYSREF± high value.
- (3) Only SerDes lane DA0± is shown, but DA0± is representative of all lanes. All lanes output /R at approximately the same point in time. The number of lanes is dependent on the programmed JMODE value.

Figure 2. SYNCSE and TMSTP± Timing Diagram for NCO Synchronization







### 6.11 Typical Characteristics

typical values at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = FS\_RANGE\_B = 0xA000), input signal applied to INA± in single-channel modes,  $f_{IN} = 347$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK}$  = maximum-rated clock frequency, filtered, 1-V<sub>PP</sub> sine-wave clock, JMODE = 17, and background calibration (unless otherwise noted); SNR results exclude DC, HD2 to HD9 and interleaving spurs; SINAD, ENOB, and SFDR results exclude DC and fixed-frequency interleaving spurs



Copyright © 2018–2020, Texas Instruments Incorporated

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

www.ti.com

# **Typical Characteristics (continued)**

typical values at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = FS\_RANGE\_B = 0xA000), input signal applied to INA± in single-channel modes,  $f_{IN} = 347$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK}$  = maximum-rated clock frequency, filtered, 1-V<sub>PP</sub> sine-wave clock, JMODE = 17, and background calibration (unless otherwise noted); SNR results exclude DC, HD2 to HD9 and interleaving spurs; SINAD, ENOB, and SFDR results exclude DC and fixed-frequency interleaving spurs



Copyright © 2018–2020, Texas Instruments Incorporated



## **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





### ADC08DJ3200

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

## **Typical Characteristics (continued)**

typical values at  $T_A = 25^{\circ}$ C, VA19 = 1.9 V, VA11 = VD11 = 1.1 V, default full-scale voltage (FS\_RANGE\_A = FS\_RANGE\_B = 0xA000), input signal applied to INA± in single-channel modes,  $f_{IN} = 347$  MHz,  $A_{IN} = -1$  dBFS,  $f_{CLK}$  = maximum-rated clock frequency, filtered, 1-V<sub>PP</sub> sine-wave clock, JMODE = 17, and background calibration (unless otherwise noted); SNR results exclude DC, HD2 to HD9 and interleaving spurs; SINAD, ENOB, and SFDR results exclude DC and fixed-frequency interleaving spurs



Copyright © 2018–2020, Texas Instruments Incorporated



## **Typical Characteristics (continued)**



SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

www.ti.com

# **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**



SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

www.ti.com

# **Typical Characteristics (continued)**





# 7 Detailed Description

# 7.1 Overview

ADC08DJ3200 device is an RF-sampling, giga-sample, analog-to-digital converter (ADC) that can directly sample input frequencies from DC to above 10 GHz. In dual-channel mode, the ADC08DJ3200 can sample up to 3200 GSPS and up to 6400 GSPS in single-channel mode. Programmable tradeoffs in channel count (dual-channel mode) and Nyquist bandwidth (single-channel mode) allow development of flexible hardware that meets the needs of both high channel count or wide instantaneous signal bandwidth applications. Full-power input bandwidth (–3 dB) of 8.0 GHz, with usable frequencies exceeding the –3-dB point in both dual- and single-channel modes, allows direct RF sampling of L-band, S-band, C-band, and X-band for frequency agile systems.

ADC08DJ3200 uses a high-speed JESD204B output interface with up to 16 serialized lanes and subclass-1 compliance for deterministic latency and multi-device synchronization. The serial output lanes support up to 12.8 Gbps and can be configured to trade-off bit rate and number of lanes. At 5 Gsps, only four total lanes are required running at 12.5 Gbps or 16 lanes can be used to reduce the lane rate to 3.125 Gbps.

A number of synchronization features, including noiseless aperture delay ( $t_{AD}$ ) adjustment and SYSREF windowing, simplify system design for multi-channel systems. Aperture delay adjustment can be used to simplify SYSREF capture, to align the sampling instance between multiple ADCs or to sample an ideal location of a frontend track and hold (T&H) amplifier output. SYSREF windowing offers a simplistic way to measure invalid timing regions of SYSREF relative to the device clock and then choose an optimal sampling location. Dual-edge sampling (DES) is implemented in single-channel mode to reduce the maximum clock rate applied to the ADC to support a wide range of clock sources and relax setup and hold timing for SYSREF capture.

ADC08DJ3200 provides foreground and background calibration options for gain, offset and static linearity errors. Foreground calibration is run at system startup or at specified times during which the ADC is offline and not sending data to the logic device. Background calibration allows the ADC to run continually while the cores are calibrated in the background so that the system does not experience downtime. The calibration routine is also used to match the gain and offset between sub-ADC cores to minimize spurious artifacts from time interleaving.

TEXAS INSTRUMENTS

www.ti.com

# 7.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

# 7.3 Feature Description

### 7.3.1 Device Comparison

The devices listed in Table 1 are part of a pin-to-pin compatible, high-speed, wide-bandwidth ADC family. The family is offered to provide a scalable family of devices for varying resolution, sampling rate and signal bandwidth.

| PART NUMBER   | MAXIMUM<br>SAMPLING RATE          | RESOLUTION | DUAL CHANNEL<br>DECIMATION       | SINGLE CHANNEL<br>DECIMATION | INTERFACE<br>(MAX LINERATE)            |
|---------------|-----------------------------------|------------|----------------------------------|------------------------------|----------------------------------------|
| ADC12DJ5200RF | Single 10.4 GSPS<br>Dual 5.2 GSPS | 12-bit     | Complex: 4x, 8x                  | Complex: 4x, 8x              | JESD204B /<br>JESD204C<br>(17.16 Gbps) |
| ADC12DJ3200   | Single 6.4 GSPS<br>Dual 3.2 GSPS  | 12-bit     | Real: 2x<br>Complex: 4x, 8x, 16x | None                         | JESD204B<br>(12.8 Gbps)                |
| ADC08DJ3200   | Single 6.4 GSPS<br>Dual 3.2 GSPS  | 8-bit      | None                             | None                         | JESD204B<br>(12.8 Gbps)                |
| ADC12DJ2700   | Single 5.4 GSPS<br>Dual 2.7 GSPS  | 12-bit     | Real: 2x<br>Complex: 4x, 8x, 16x | None                         | JESD204B<br>(12.8 Gbps)                |

Table 1. Device Family Comparison



### 7.3.2 Analog Inputs

The analog inputs of the ADC08DJ3200 have internal buffers to enable high input bandwidth and to isolate sampling capacitor glitch noise from the input circuit. Analog inputs must be driven differentially because operation with a single-ended signal results in degraded performance. Both AC-coupling and DC-coupling of the analog inputs is supported. The analog inputs are designed for an input common-mode voltage ( $V_{CMI}$ ) of 0 V, which is terminated internally through single-ended, 50- $\Omega$  resistors to ground (GND) on each input pin. DC-coupled input signals must have a common-mode voltage that meets the device input common-mode voltage simplifies the interface to split-supply, fully-differential amplifiers and to a variety of transformers and baluns. The ADC08DJ3200 includes internal analog input protection to protect the ADC inputs during overranged input conditions; see the *Analog Input Protection* section. Figure 62 provides a simplified analog input model.



Figure 62. ADC08DJ3200 Analog Input Internal Termination and Protection Diagram

There is minimal degradation in analog input bandwidth when using single-channel mode versus dual-channel mode. In single-channel mode, INA± is strongly recommended to be used as the input to the ADC because ADC performance is optimized for INA±. However, either analog input (INA+ and INA- or INB+ and INB-) can be used. Using INB± results in degraded performance unless custom trim routines are used to optimize performance for INB± in each device. The desired input can be chosen using SINGLE\_INPUT in the input mux control register.

### NOTE

INA± is strongly recommended to be used as the input to the ADC in single-channel mode for optimized performance.

## 7.3.2.1 Analog Input Protection

The analog inputs are protected against overdrive conditions by internal clamping diodes that are capable of sourcing or sinking input currents during overrange conditions, see the voltage and current limits in the *Absolute Maximum Ratings* table. The overrange protection is also defined for a peak RF input power in the *Absolute Maximum Ratings* table, which is frequency independent. Operation above the maximum conditions listed in the *Recommended Operating Conditions* table results in an increase in failure-in-time (FIT) rate, so the system must correct the overdrive condition as quickly as possible. Figure 62 shows the analog input protection diodes.

# 7.3.2.2 Full-Scale Voltage (V<sub>FS</sub>) Adjustment

Input full-scale voltage ( $V_{FS}$ ) adjustment is available, in fine increments, for each analog input through the FS\_RANGE\_A register setting (see the INA full-scale range adjust register) and FS\_RANGE\_B register setting (see the INB full-scale range adjust register) for INA± and INB±, respectively. The available adjustment range is specified in the *Electrical Characteristics: DC Specifications* table. Larger full-scale voltages improve SNR and noise floor (in dBFS/Hz) performance, but may degrade harmonic distortion. The full-scale voltage adjustment is useful for matching the full-scale range of multiple ADCs when developing a multi-converter system or for external interleaving of multiple ADC08DJ3200s to achieve higher sampling rates.

Copyright © 2018–2020, Texas Instruments Incorporated

### ADC08DJ3200

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020



www.ti.com

### 7.3.2.3 Analog Input Offset Adjust

The input offset voltage for each input can be adjusted through the SPI register. The OADJ\_A\_INx registers (registers 0x08A and 0x08D) are used to adjust ADC core A's offset voltage when sampling analog input x (where x is A for INA± or B for INB±). OADJ\_B\_INx is used to adjust ADC core B's offset voltage when sampling input x. These registers apply to both dual channel mode and single channel mode. To adjust the offset voltage in dual channel mode simply adjust the offset to the ADC core sampling the desired input. In single channel mode, both ADC core A's and ADC core B's offset must be adjusted together. The difference in the two core's offsets in single channel mode results in a spur at  $f_S/2$  that is independent of the input. These registers can be used to compensate the  $f_S/2$  spur in single channel mode. See the *Calibration Modes and Trimming* section for more information.

## 7.3.3 ADC Core

The ADC08DJ3200 consists of a total of six ADC cores. The cores are interleaved for higher sampling rates and swapped on-the-fly for calibration as required by the operating mode. This section highlights the theory and key features of the ADC cores.

### 7.3.3.1 ADC Theory of Operation

The differential voltages at the analog inputs are captured by the rising edge of CLK± in dual-channel mode or by the rising and falling edges of CLK± in single-channel mode. After capturing the input signal, the ADC converts the analog voltage to a digital value by comparing the voltage to the internal reference voltage. If the voltage on INA- or INB- is higher than the voltage on INA+ or INB+, respectively, then the digital output is a negative 2's complement value. If the voltage on INA+ or INB+ is higher than the voltage on INA- or INB-, respectively, then the digital output is a positive 2's complement value. Equation 1 can calculate the differential voltage at the input pins from the digital output.

$$V_{IN} = \frac{Code}{2^N} V_{FS}$$

where

- Code is the signed decimation output code (for example, -2048 to +2047)
- N is the ADC resolution
- and V<sub>FS</sub> is the full-scale input voltage of the ADC as specified in the *Recommended Operating Conditions* table, including any adjustment performed by programming FS\_RANGE\_A or FS\_RANGE\_B (1)

## 7.3.3.2 ADC Core Calibration

ADC core calibration is required to optimize the analog performance of the ADC cores. Calibration must be repeated when operating conditions change significantly, namely temperature, in order to maintain optimal performance. The ADC08DJ3200 has a built-in calibration routine that can be run as a foreground operation or a background operation. Foreground operation requires ADC downtime, where the ADC is no longer sampling the input signal, to complete the process. Background calibration can be used to overcome this limitation and allow constant operation of the ADC. See the *Calibration Modes and Trimming* section for detailed information on each mode.

### 7.3.3.3 Analog Reference Voltage

The reference voltage for the ADC08DJ3200 is derived from an internal band-gap reference. A buffered version of the reference voltage is available at the BG pin for user convenience. This output has an output-current capability of  $\pm 100 \ \mu$ A. The BG output must be buffered if more current is required. No provision exists for the use of an external reference voltage, but the full-scale input voltage can be adjusted through the full-scale-range register settings. In unique cases, the VA11 supply voltage can act as the reference voltage by setting BG\_BYPASS (see the internal reference bypass register).



#### 7.3.3.4 ADC Overrange Detection

converted to an absolute value for a comparison of the thresholds.

To ensure that system gain management has the quickest possible response time, a low-latency configurable overrange function is included. The overrange function works by monitoring the converted 8-bit samples at the ADC to quickly detect if the ADC is near saturation or already in an overrange condition. The absolute value of the 8 bits of the ADC data are checked against two programmable thresholds, OVR\_T0 and OVR\_T1. These thresholds apply to both channel A and channel B in dual-channel mode. Table 2 lists how an ADC sample is

| ADC SAMPLE<br>(Offset Binary) | ADC SAMPLE<br>(2's Complement) | ABSOLUTE VALUE | 8 BITS USED FOR COMPARISON |
|-------------------------------|--------------------------------|----------------|----------------------------|
| 1111 1111 (255)               | 0111 1111 (+127)               | 111 1111 (127) | 1111 1111 (255)            |
| 1000 0000 (128)               | 0000 0000 (0)                  | 000 0000 (0)   | 0000 0000 (0)              |
| 0000 0001 (1)                 | 1000 0001 (-127)               | 111 1111 (127) | 1111 1110 (254)            |
| 0000 0000 (0)                 | 1000 0000 (-128)               | 111 1111 (127) | 1111 1111 (255)            |

#### Table 2. Conversion of ADC Sample for Overrange Comparison

If the 8 bits of the absolute value equal or exceed the OVR\_T0 or OVR\_T1 thresholds during the monitoring period, then the overrange bit associated with the threshold is set to 1, otherwise the overrange bit is 0. In dualchannel mode, the overrange status can be monitored on the ORA0 and ORA1 pins for channel A and the ORB0 and ORB1 pins for channel B, where ORx0 corresponds to the OVR\_T0 threshold and ORx1 corresponds to the OVR\_T1 threshold. In single-channel mode, the overrange status for the OVR\_T0 threshold is determined by monitoring both the ORA0 and ORB0 outputs and the OVR\_T1 threshold is determined by monitoring both ORA1 and ORB1 outputs. In single-channel mode, the two outputs for each threshold must be OR'd together to determine whether an overrange condition occurred. OVR\_N can be used to set the output pulse duration from the last overrange event. Table 3 lists the overrange pulse lengths for the various OVR\_N settings (see the overrange configuration register).

|       | -                                                                    |
|-------|----------------------------------------------------------------------|
| OVR_N | OVERRANGE PULSE LENGTH SINCE LAST OVERRANGE<br>EVENT (DEVCLK Cycles) |
| 0     | 8                                                                    |
| 1     | 16                                                                   |
| 2     | 32                                                                   |

#### Table 3. Overrange Monitoring Period for the ORA0, ORA1, ORB0, and ORB1 Outputs

Typically, the OVR\_T0 threshold can be set near the full-scale value (228 for example). When the threshold is triggered, a typical system can turn down the system gain to avoid clipping. The OVR\_T1 threshold can be set much lower. For example, the OVR\_T1 threshold can be set to 64 (peak input voltage of -12 dBFS). If the input signal is strong, the OVR\_T1 threshold is tripped occasionally. If the input is quite weak, the threshold is never tripped. The downstream logic device monitors the OVR\_T1 bit. If OVR\_T1 stays low for an extended period of time, then the system gain can be increased until the threshold is occasionally tripped (meaning the peak level of the signal is above -12 dBFS).

## 7.3.3.5 Code Error Rate (CER)

3

4

5

6

7

ADC cores can generate bit errors within a sample, often called *code errors (CER)* or referred to as *sparkle codes*, resulting from metastability caused by non-ideal comparator limitations. The ADC08DJ3200 uses a unique ADC architecture that inherently allows significant code error rate improvements from traditional pipelined flash or successive approximation register (SAR) ADCs. The code error rate of the ADC08DJ3200 is multiple orders of magnitude better than what can be achieved in alternative architectures at equivalent sampling rates providing significant signal reliability improvements.

64

128

256

512

1024

ADC08DJ3200

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

Copyright © 2018–2020, Texas Instruments Incorporated

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020



www.ti.com

#### 7.3.4 Temperature Monitoring Diode

A built-in thermal monitoring diode is made available on the TDIODE+ and TDIODE- pins. This diode facilitates temperature monitoring and characterization of the device in higher ambient temperature environments. Although the on-chip diode is not highly characterized, the diode can be used effectively by performing a baseline measurement (offset) at a known ambient or board temperature and creating a linear equation with the diode voltage slope provided in the *Electrical Characteristics: DC Specifications* table. Perform offset measurement with the device unpowered or with the PD pin asserted to minimize device self-heating. Only assert the PD pin long enough to take the offset measurement. Recommended monitoring devices include the LM95233 device and similar remote-diode temperature monitoring products from Texas Instruments.

#### 7.3.5 Timestamp

The TMSTP+ and TMSTP- differential input can be used as a time-stamp input to mark a specific sample based on the timing of an external trigger event relative to the sampled signal. TIMESTAMP\_EN (see the LSB control bit output register) must be set in order to use the timestamp feature and output the timestamp data. When enabled, the LSB of the 8-bit ADC digital output reports the status of the TMSTP± input. In effect, the 8-bit output sample consists of the upper 7-bits of the 8-bit converter and the LSB of the 8-bit output sample is the output of a parallel 1-bit converter (TMSTP±) with the same latency as the ADC core. The trigger must be applied to the differential TMSTP+ and TMSTP- inputs. The trigger can be asynchronous to the ADC sampling clock and is sampled at approximately the same time as the analog input. Timestamp cannot be used when a JMODE with decimation is selected and instead SYSREF must be used to achieve synchronization through the JESD204B subclass-1 method for achieving deterministic latency.

#### 7.3.6 Clocking

The clocking subsystem of the ADC08DJ3200 has two input signals, device clock (CLK+, CLK–) and SYSREF (SYSREF+, SYSREF–). Within the clocking subsystem there is a noiseless aperture delay adjustment ( $t_{AD}$  adjust), a clock duty cycle corrector, and a SYSREF capture block. Figure 63 describes the clocking subsystem.



Figure 63. ADC08DJ3200 Clocking Subsystem

The device clock is used as the sampling clock for the ADC core as well as the clocking for the digital processing and serializer outputs. Use a low-noise (low jitter) device clock to maintain high signal-to-noise ratio (SNR) within the ADC. In dual-channel mode, the analog input signal for each input is sampled on the rising edge of the device clock. In single-channel mode, both the rising and falling edges of the device clock are used to capture the analog signal to reduce the maximum clock rate required by the ADC. A noiseless aperture delay adjustment (t<sub>AD</sub> adjust) allows the user to shift the sampling instance of the ADC in fine steps in order to synchronize multiple ADC08DJ3200s or to fine-tune system latency. Duty cycle correction is implemented in the ADC08DJ3200 to ease the requirements on the external device clock while maintaining high performance. Table 4 summarizes the device clock interface in dual-channel mode and single-channel mode.



#### Table 4. Device Clock vs Mode of Operation

| MODE OF OPERATION   | SAMPLING RATE VS f <sub>CLK</sub> | SAMPLING INSTANT        |
|---------------------|-----------------------------------|-------------------------|
| Dual-channel mode   | 1 × f <sub>CLK</sub>              | Rising edge             |
| Single-channel mode | 2 × f <sub>CLK</sub>              | Rising and falling edge |

SYSREF is a system timing reference used for JESD204B subclass-1 implementations of deterministic latency. SYSREF is used to achieve deterministic latency and for multi-device synchronization. SYSREF must be captured by the correct device clock edge in order to achieve repeatable latency and synchronization. The ADC08DJ3200 includes SYSREF windowing and automatic SYSREF calibration to ease the requirements on the external clocking circuits and to simplify the synchronization process. SYSREF can be implemented as a single pulse or as a periodic clock. In periodic implementations, SYSREF must be equal to, or an integer division of, the local multiframe clock frequency. Equation 2 is used to calculate valid SYSREF frequencies.

$$f_{\text{SYSREF}} = \frac{R \times f_{\text{CLK}}}{10 \times F \times K \times n}$$

where

- R and F are set by the JMODE setting (see Table 10)
- f<sub>CLK</sub> is the device clock frequency (CLK±)
- K is the programmed multiframe length (see Table 10 for valid K settings)
- and n is any positive integer

(2)

## 7.3.6.1 Noiseless Aperture Delay Adjustment (t<sub>AD</sub> Adjust)

The ADC08DJ3200 contains a delay adjustment on the device clock (sampling clock) input path, called  $t_{AD}$  adjust, that can be used to shift the sampling instance within the device in order to align sampling instances among multiple devices or for external interleaving of multiple ADC08DJ3200s. Further,  $t_{AD}$  adjust can be used for automatic SYSREF calibration to simplify synchronization; see the *Automatic SYSREF Calibration* section. Aperture delay adjustment is implemented in a way that adds no additional noise to the clock path, however a slight degradation in aperture jitter ( $t_{AJ}$ ) is possible at large values of TAD\_COARSE because of internal clock path attenuation. The degradation in aperture jitter can result in minor SNR degradations at high input frequencies (see  $t_{AJ}$  in the *Switching Characteristics* table). This feature is programmed using TAD\_INV, TAD\_COARSE, and TAD\_FINE in the DEVCLK timing adjust ramp control register. Setting TAD\_INV inverts the input clock resulting in a delay equal to half the clock period. Table 5 summarizes the step sizes and ranges of the TAD\_COARSE and TAD\_FINE variable analog delays. All three delay options are independent and can be used in conjunction. All clocks within the device are shifted by the programmed  $t_{AD}$  adjust amount, which results in a shift of the timing of the JESD204B serialized outputs and affects the capture of SYSREF.

| ADJUSTMENT PARAMETER | ADJUSTMENT STEP                                                      | DELAY SETTINGS | MAXIMUM DELAY                                                       |
|----------------------|----------------------------------------------------------------------|----------------|---------------------------------------------------------------------|
| TAD_INV              | 1 / (f <sub>CLK</sub> × 2)                                           | 1              | 1 / (f <sub>CLK</sub> × 2)                                          |
| TAD_COARSE           | See t <sub>TAD(STEP)</sub> in the Switching<br>Characteristics table | 256            | See t <sub>TAD(MAX)</sub> in the Switching<br>Characteristics table |
| TAD_FINE             | See t <sub>TAD(STEP)</sub> in the Switching<br>Characteristics table | 256            | See t <sub>TAD(MAX)</sub> in the Switching<br>Characteristics table |

## Table 5. t<sub>AD</sub> Adjust Adjustment Ranges

In order to maintain timing alignment between converters, stable and matched power-supply voltages and device temperatures must be provided.

Aperture delay adjustment can be changed on-the-fly during normal operation but may result in brief upsets to the JESD204B data link. Use TAD\_RAMP to reduce the probability of the JESD204B link losing synchronization; see the *Aperture Delay Ramp Control (TAD\_RAMP)* section.



## 7.3.6.2 Aperture Delay Ramp Control (TAD\_RAMP)

The ADC08DJ3200 contains a function to gradually adjust the  $t_{AD}$  adjust setting towards the newly written TAD\_COARSE value. This functionality allows the  $t_{AD}$  adjust setting to be adjusted with minimal internal clock circuitry glitches. The TAD\_RAMP\_RATE parameter allows either a slower (one TAD\_COARSE LSB per 256  $t_{CLK}$  cycles) or faster ramp (four TAD\_COARSE LSBs per 256  $t_{CLK}$  cycles) to be selected. The TAD\_RAMP\_EN parameter enables the ramp feature and any subsequent writes to TAD\_COARSE initiate a new cramp.

#### 7.3.6.3 SYSREF Capture for Multi-Device Synchronization and Deterministic Latency

The clocking subsystem is largely responsible for achieving multi-device synchronization and deterministic latency. The ADC08DJ3200 uses the JESD204B subclass-1 method to achieve deterministic latency and synchronization. Subclass 1 requires that the SYSREF signal be captured by a deterministic device clock (CLK±) edge at each system power-on and at each device in the system. This requirement imposes setup and hold constraints on SYSREF relative to CLK±, which can be difficult to meet at giga-sample clock rates over all system operating conditions. The ADC08DJ3200 includes a number of features to simplify this synchronization process and to relax system timing constraints:

- The ADC08DJ3200 uses dual-edge sampling (DES) in single-channel mode to reduce the CLK± input frequency by half and double the timing window for SYSREF (see Table 4)
- A SYSREF position detector (relative to CLK±) and selectable SYSREF sampling position aid the user in meeting setup and hold times over all conditions; see the SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing) section
- Easy-to-use automatic SYSREF calibration uses the aperture timing adjust block (t<sub>AD</sub> adjust) to shift the ADC sampling instance based on the phase of SYSREF (rather than adjusting SYSREF based on the phase of the ADC sampling instance); see the Automatic SYSREF Calibration section

#### 7.3.6.3.1 SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing)

The SYSREF windowing block is used to first detect the position of SYSREF relative to the CLK± rising edge and then to select a desired SYSREF sampling instance, which is a delay version of CLK±, to maximize setup and hold timing margins. In many cases a single SYSREF sampling position (SYSREF\_SEL) is sufficient to meet timing for all systems (device-to-device variation) and conditions (temperature and voltage variations). However, this feature can also be used by the system to expand the timing window by tracking the movement of SYSREF as operating conditions change or to remove system-to-system variation at production test by finding a unique optimal value at nominal conditions for each system.

This section describes proper usage of the SYSREF windowing block. First, apply the device clock and SYSREF to the device. The location of SYSREF relative to the device clock cycle is determined and stored in the SYSREF\_POS bits of the SYSREF capture position register. ADC08DJ3200 must see at least 3 rising edges of SYSREF before the SYSREF\_POS output is valid. Each bit of SYSREF\_POS represents a potential SYSREF sampling position. If a bit in SYSREF POS is set to 1, then the corresponding SYSREF sampling position has a potential setup or hold violation. Upon determining the valid SYSREF sampling positions (the positions of SYSREF\_POS that are set to 0) the desired sampling position can be chosen by setting SYSREF\_SEL in the clock control register 0 to the value corresponding to that SYSREF\_POS position. In general, the middle sampling position between two setup and hold instances is chosen. Ideally, SYSREF\_POS and SYSREF\_SEL are performed at the nominal operating conditions of the system (temperature and supply voltage) to provide maximum margin for operating condition variations. This process can be performed at final test and the optimal SYSREF\_SEL setting can be stored for use at every system power up. Further, SYSREF\_POS can be used to characterize the skew between CLK± and SYSREF± over operating conditions for a system by sweeping the system temperature and supply voltages. For systems that have large variations in CLK± to SYSREF± skew, this characterization can be used to track the optimal SYSREF sampling position as system operating conditions change. In general, a single value can be found that meets timing over all conditions for well-matched systems, such as those where CLK± and SYSREF± come from a single clocking device.

#### NOTE

SYSREF\_SEL must be set to 0 when using automatic SYSREF calibration; see the *Automatic SYSREF Calibration* section.



The step size between each SYSREF\_POS sampling position can be adjusted using SYSREF\_ZOOM. When SYSREF\_ZOOM is set to 0, the delay steps are coarser. When SYSREF\_ZOOM is set to 1, the delay steps are finer. See the *Switching Characteristics* table for delay step sizes when SYSREF\_ZOOM is enabled and disabled. In general, SYSREF\_ZOOM is recommended to always be used (SYSREF\_ZOOM = 1) unless a transition region (defined by 1's in SYSREF\_POS) is not observed, which can be the case for low clock rates. Bits 0 and 23 of SYSREF\_POS are always be set to 1 because there is insufficient information to determine if these settings are close to a timing violation, although the actual valid window can extend beyond these sampling positions. The value programmed into SYSREF\_SEL is the decimal number representing the desired bit location in SYSREF\_POS. Table 6 lists some example SYSREF\_POS readings and the optimal SYSREF\_SEL settings. Although 24 sampling positions are provided by the SYSREF\_POS status register, SYSREF\_SEL only allows selection of the first 16 sampling positions, corresponding to SYSREF\_POS bits 0 to 15. The additional SYSREF\_POS status bits are intended only to provide additional knowledge of the SYSREF valid window. In general, lower values of SYSREF\_SEL are selected because of delay variation over supply voltage, however in the fourth example a value of 15 provides additional margin and can be selected instead.

|                               | OPTIMAL SYSREF_SEL        |                                               |         |
|-------------------------------|---------------------------|-----------------------------------------------|---------|
| 0x02E[7:0]<br>(Largest Delay) | 0x02D[7:0] <sup>(1)</sup> | 0x02C[7:0] <sup>(1)</sup><br>(Smallest Delay) | SETTING |
| b1000000                      | b011000 <mark>00</mark>   | b00011001                                     | 8 or 9  |
| b10011000                     | b000 <mark>0</mark> 0000  | b00110001                                     | 12      |
| b1000000                      | b01100000                 | b0000001                                      | 6 or 7  |
| b1000000                      | b0000011                  | b000 <mark>0</mark> 0001                      | 4 or 15 |
| b10001100                     | b01100011                 | b0 <mark>0</mark> 011001                      | 6       |

(1) Red coloration indicates the bits that are selected, as given in the last column of this table.

#### 7.3.6.3.2 Automatic SYSREF Calibration

The ADC08DJ3200 has an automatic SYSREF calibration feature to alleviate the often challenging setup and hold times associated with capturing SYSREF for giga-sample data converters. Automatic SYSREF calibration uses the t<sub>AD</sub> adjust feature to shift the device clock to maximize the SYSREF setup and hold times or to align the sampling instance based on the SYSREF rising edge.

The ADC08DJ3200 must have a proper device clock applied and be programmed for normal operation before starting the automatic SYSREF calibration. When ready to initiate automatic SYSREF calibration, a continuous SYSREF signal must be applied. SYSREF must be a continuous (periodic) signal when using the automatic SYSREF calibration. Start the calibration process by setting SRC\_EN high in the SYSREF calibration enable register after configuring the automatic SYSREF calibration using the SRC\_CFG register. Upon setting SRC\_EN high, the ADC08DJ3200 searches for the optimal t<sub>AD</sub> adjust setting until the device clock falling edge is internally aligned to the SYSREF calibration has finished. By aligning the device clock falling edge with the SYSREF rising edge, automatic SYSREF calibration maximizes the internal SYSREF setup and hold times relative to the device clock and also sets the sampling instant based on the SYSREF rising edge. After the automatic SYSREF calibration finishes, the rest of the startup procedure can be performed to finish bringing up the system.

For multi-device synchronization, the SYSREF rising edge timing must be matched at all devices and therefore trace lengths must be matched from a common SYSREF source to each ADC08DJ3200. Any skew between the SYSREF rising edge at each device results in additional error in the sampling instance between devices, however repeatable deterministic latency from system startup to startup through each device must still be achieved. No other design requirements are needed in order to achieve multi-device synchronization as long as a proper elastic buffer release point is chosen in the JESD2048 receiver.

Figure 64 provides a timing diagram of the SYSREF calibration procedure. The optimized setup and hold times are shown as  $t_{SU(OPT)}$  and  $t_{H(OPT)}$ , respectively. Device clock and SYSREF are referred to as *internal* in this diagram because the phase of the internal signals are aligned within the device and not to the external (applied) phase of the device clock or SYSREF.

Copyright © 2018–2020, Texas Instruments Incorporated



Figure 64. SYSREF Calibration Timing Diagram

When finished, the  $t_{AD}$  adjust setting found by the automatic SYSREF calibration can be read from SRC\_TAD in the SYSREF calibration status register. After calibration, the system continues to use the calibrated  $t_{AD}$  adjust setting for operation until the system is powered down. However, if desired, the user can then disable the SYSREF calibration and fine-tune the  $t_{AD}$  adjust setting according to the systems needs. Alternatively, the use of the automatic SYSREF calibration can be done at product test (or periodic recalibration) of the optimal  $t_{AD}$  adjust setting for each system. This value can be stored and written to the TAD register (TAD\_INV, TAD\_COARSE, and TAD\_FINE) upon system startup.

Do not run the SYSREF calibration when the ADC calibration (foreground or background) is running. If background calibration is the desired use case, disable the background calibration when the SYSREF calibration is used, then reenable the background calibration after TAD\_DONE goes high. SYSREF\_SEL in the clock control register 0 must be set to 0 when using SYSREF calibration.

SYSREF calibration searches the TAD\_COARSE delays using both noninverted (TAD\_INV = 0) and inverted clock polarity (TAD\_INV = 1) to minimize the required TAD\_COARSE setting in order to minimize loss on the clock path to reduce aperture jitter ( $t_{AJ}$ ).

## 7.3.7 JESD204B Interface

The ADC08DJ3200 uses the JESD204B high-speed serial interface for data converters to transfer data from the ADC to the receiving logic device. The ADC08DJ3200 serialized lanes are capable of operating up to 12.8 Gbps, slightly above the JESD204B maximum lane rate. A maximum of 16 lanes can be used to allow lower lane rates for interfacing with speed-limited logic devices. Figure 65 shows a simplified block diagram of the JESD204B interface protocol.

Copyright © 2018-2020, Texas Instruments Incorporated



ADC JESD204B Block JESD204B SCRAMBLER JESD204B 8b/10b JESD204B ADC TRANSPORT ENCODER (Optional) LINK LAYER ТΧ LAYER ANALOG CHANNEL Logic Device JESD204B Block JESD204B DESCRAMBLE JESD204B APPLICATION 8b/10b JESD204B TRANSPORT LAYER LINK LAYER DECODER (Optional) RX LAYER Figure 65. Simplified JESD204B Interface Diagram

The various signals used in the JESD204B interface and the associated ADC08DJ3200 pin names are summarized briefly in Table 7 for reference.

#### Table 7. Summary of JESD204B Signals

| SIGNAL NAME  | ADC08DJ3200 PIN NAMES                   | DESCRIPTION                                                                                                                     |
|--------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Data         | DA[7:0]+, DA[7:0]–, DB[7:0]+, DB[7:0]–) | High-speed serialized data after 8b, 10b encoding                                                                               |
| SYNC         | SYNCSE, TMSTP+, TMSTP-                  | Link initialization signal, toggles low to<br>start code group synchronization<br>(CGS) process                                 |
| Device clock | CLK+, CLK-                              | ADC sampling clock, also used for<br>clocking digital logic and output<br>serializers                                           |
| SYSREF       | SYSREF+, SYSREF-                        | System timing reference used to<br>deterministically reset the internal local<br>multiframe counters in each<br>JESD204B device |

#### 7.3.7.1 Transport Layer

The transport layer takes samples from the ADC output and maps the samples into octets, frames, multiframes, and lanes. Sample mapping is defined by the JESD204B mode that is used, defined by parameters such as L, M, F, S, N, N', CF, and so forth. There are a number of predefined transport layer modes in the ADC08DJ3200 that are defined in Table 10. The high level configuration parameters for the transport layer in the ADC08DJ3200 are described in Table 8. For simplicity, the transport layer mode is chosen by simply setting the JMODE parameter and the desired K value. For reference, the various configuration parameters for JESD204B are defined in Table 9.

#### 7.3.7.2 Scrambler

An optional data scrambler can be used to scramble the octets before transmission across the channel. Scrambling is recommended in order to remove the possibility of spectral peaks in the transmitted data. The JESD204B receiver automatically synchronizes its descrambler to the incoming scrambled data stream. The initial lane alignment sequence (ILA) is never scrambled. Scrambling can be enabled by setting SCR (in the JESD204B control register).

#### 7.3.7.3 Link Layer

The link layer serves multiple purposes in JESD204B, including establishing the code boundaries (see the *Code Group Synchronization (CGS)* section), initializing the link (see the *Initial Lane Alignment Sequence (ILAS)* section), encoding the data (see the *8b, 10b Encoding* section), and monitoring the health of the link (see the *Frame and Multiframe Monitoring* section).

#### 7.3.7.3.1 Code Group Synchronization (CGS)

The first step in initializing the JESD204B link, after SYSREF is processed, is to achieve code group synchronization. The receiver first asserts the SYNC signal when ready to initialize the link. The transmitter responds to the request by sending a stream of K28.5 characters. The receiver then aligns its character clock to the K28.5 character sequence. Code group synchronization is achieved after receiving four K28.5 characters successfully. The receiver deasserts SYNC on the next local multiframe clock (LMFC) edge after CGS is achieved and waits for the transmitter to start the initial lane alignment sequence.

#### 7.3.7.3.2 Initial Lane Alignment Sequence (ILAS)

After the transmitter detects the SYNC signal deassert, the transmitter waits until its next LMFC edge to start sending the initial lane alignment sequence. The ILAS consists of four multiframes each containing a predetermined sequence. The receiver searches for the start of the ILAS to determine the frame and multiframe boundaries. As the ILAS reaches the receiver for each lane, the lane starts to buffer its data until all receivers have received the ILAS and subsequently release the ILAS from all lanes at the same time in order to align the lanes. The second multiframe of the ILAS contains configuration parameters for the JESD204B that can be used by the receiver to verify that the transmitter and receiver configurations match.



#### 7.3.7.3.3 8b, 10b Encoding

The data link layer converts the 8-bit octets from the transport layer into 10-bit characters for transmission across the link using 8b, 10b encoding. 8b, 10b encoding provides DC balance for AC-coupling of the SerDes links and a sufficient number of edge transitions for the receiver to reliably recover the data clock. 8b, 10b also provides some amount of error detection where a single bit error in a character likely results in either not being able to find the 10-bit character in the 8b, 10b decoder lookup table or incorrect character disparity.

#### 7.3.7.3.4 Frame and Multiframe Monitoring

The ADC08DJ3200 supports frame and multiframe monitoring for verifying the health of the JESD204B link. If the last octet of a frame matches the last octet of the previous frame, then the last octet in the second frame is replaced with an /F/ (/K28.7/) character. If the second frame is the last frame of a multiframe, then an /A/ (/K28.3/) character is used instead. When scrambling is enabled, if the last octet of a frame is 0xFC then the transmitter replaces the octet with an /F/ (/K28.7/) character. With scrambling, if the last octet of a multiframe is 0xFC then the transmitter replaces the octet with an /A/ (/K28.3/) character. When the receiver detects an /F/ or /A/ character, the receiver checks if the character occurs at the end of a frame or multiframe, and replaces that octet with the appropriate data character. The receiver can report an error if the alignment characters occur in the incorrect place and trigger a link realignment.

#### 7.3.7.4 Physical Layer

The JESD204B physical layer consists of a current mode logic (CML) output driver and receiver. The receiver consists of a clock detection and recovery (CDR) unit to extract the data clock from the serialized data stream and can contain an equalizer to correct for the low-pass response of the physical transmission channel. Likewise, the transmitter can contain pre-equalization to account for frequency dependent losses across the channel. The total reach of the SerDes links depends on the data rate, board material, connectors, equalization, noise and jitter, and required bit-error performance. The SerDes lanes do not have to be matched in length because the receiver aligns the lanes during the initial lane alignment sequence.

#### 7.3.7.4.1 SerDes Pre-Emphasis

The ADC08DJ3200 high-speed output drivers can pre-equalize the transmitted data stream by using preemphasis in order to compensate for the low-pass response of the transmission channel. Configurable preemphasis settings allow the output drive waveform to be optimized for different PCB materials and signal transmission distances. The pre-emphasis setting is adjusted through the serializer pre-emphasis setting SER\_PE (in the serializer pre-emphasis control register). Higher values increase the pre-emphasis to compensate for more lossy PCB materials. This adjustment is best used in conjunction with an eye-diagram analysis capability in the receiver. Adjust the pre-emphasis setting to optimize the eye-opening for the specific hardware configuration and line rates needed.

#### 7.3.7.5 JESD204B Enable

The JESD204B interface must be disabled through JESD\_EN (in the JESD204B enable register) while any of the other JESD204B parameters are being changed. When JESD\_EN is set to 0 the block is held in reset and the serializers are powered down. The clocks for this section are also gated off to further save power. When the parameters are set as desired, the JESD204B block can be enabled (JESD\_EN is set to 1).

#### 7.3.7.6 Multi-Device Synchronization and Deterministic Latency

JESD204B subclass 1 outlines a method to achieve deterministic latency across the serial link. If two devices achieve the same deterministic latency then they can be considered synchronized. This latency must be achieved from system startup to startup to be deterministic. There are two key requirements to achieve deterministic latency. The first is proper capture of SYSREF for which the ADC08DJ3200 provides a number of features to simplify this requirement at giga-sample clock rates (see the SYSREF Capture for Multi-Device Synchronization and Deterministic Latency section for more information).

The second requirement is to choose a proper elastic buffer release point in the receiver. Because the ADC08DJ3200 is an ADC, the ADC08DJ3200 is the transmitter (TX) in the JESD204B link and the logic device is the receiver (RX). The elastic buffer is the key block for achieving deterministic latency, and does so by absorbing variations in the propagation delays of the serialized data as the data travels from the transmitter to the receiver. A proper release point is one that provides sufficient margin against delay variations. An incorrect

Copyright © 2018–2020, Texas Instruments Incorporated

**NSTRUMENTS** 

FXAS

release point results in a latency variation of one LMFC period. Choosing a proper release point requires knowing the average arrival time of data at the elastic buffer, referenced to an LMFC edge, and the total expected delay variation for all devices. With this information the region of invalid release points within the LMFC period can be defined, which stretches from the minimum to maximum delay for all lanes. Essentially, the designer must ensure that the data for all lanes arrives at all devices before the release point occurs.

Figure 66 provides a timing diagram that demonstrates this requirement. In this figure, the data for two ADCs is shown. The second ADC has a longer routing distance ( $t_{PCB}$ ) and results in a longer link delay. First, the invalid region of the LMFC period is marked off as determined by the data arrival times for all devices. Then, the release point is set by using the release buffer delay (RBD) parameter to shift the release point an appropriate number of frame clocks from the LMFC edge so that the release point occurs within the valid region of the LMFC cycle. In the case of Figure 66, the LMFC edge (RBD = 0) is a good choice for the release point because there is sufficient margin on each side of the valid region.



Figure 66. LMFC Valid Region Definition for Elastic Buffer Release Point Selection

The TX and RX LMFCs do not necessarily need to be phase aligned, but knowledge of their phase is important for proper elastic buffer release point selection. Also, the elastic buffer release point occurs within every LMFC cycle, but the buffers only release when all lanes have arrived. Therefore, the total link delay can exceed a single LMFC period; see *JESD204B multi-device synchronization: Breaking down the requirements* for more information.

## 7.3.7.7 Operation in Subclass 0 Systems

The ADC08DJ3200 can operate with subclass 0 compatibility provided that multi-ADC synchronization and deterministic latency are not required. With these limitations, the device can operate without the application of SYSREF. The internal local multiframe clock is automatically self-generated with unknown timing. SYNC is used as normal to initiate the CGS and ILA.

## 7.3.8 Alarm Monitoring

A number of built-in alarms are available to monitor internal events. Several types of alarms and upsets are detected by this feature:

- 1. Serializer PLL is not locked
- 2. JESD204B link is not transmitting data (not in the data transmission state)
- 3. SYSREF causes internal clocks to be realigned
- 4. An upset that impacts the internal clocks

When an alarm occurs, a bit for each specific alarm is set in ALM\_STATUS. Each alarm bit remains set until the host system writes a 1 to clear the alarm. If the alarm type is not masked (see the alarm mask register), then the alarm is also indicated by the ALARM register. The CALSTAT output pin can be configured as an alarm output that goes high when an alarm occurs; see the CAL\_STATUS\_SEL bit in the calibration pin configuration register.



#### 7.3.8.1 Clock Upset Detection

The CLK\_ALM register bit indicates if the internal clocks have been upset. The clocks in channel A are continuously compared to channel B. If the clocks differ for even one DEVCLK / 2 cycle, the CLK\_ALM register bit is set and remains set until cleared by the host system by writing a 1. For the CLK\_ALM register bit to function properly, follow these steps:

- 1. Program JESD\_EN = 0
- 2. Ensure the part is configured to use both channels ( $PD_ACH = 0$ ,  $PD_BCH = 0$ )
- 3. Program JESD\_EN = 1
- 4. Write CLK\_ALM = 1 to clear CLK\_ALM
- 5. Monitor the CLK\_ALM status bit or the CALSTAT output pin if CAL\_STATUS\_SEL is properly configured
- 6. When exiting global power-down (via MODE or the PD pin), the CLK\_ALM status bit may be set and must be cleared by writing a 1 to CLK\_ALM

ADC08DJ3200

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020



## 7.4 Device Functional Modes

The ADC08DJ3200 can be configured to operate in a number of functional modes. These modes are described in this section.

#### 7.4.1 Dual-Channel Mode

The ADC08DJ3200 can be used as a dual-channel ADC where the sampling rate is equal to the clock frequency ( $f_S = f_{CLK}$ ) provided at the CLK+ and CLK– pins. The two inputs, INA± and INB±, serve as the respective inputs for each channel in this mode. This mode is chosen simply by setting JMODE to the appropriate setting for the desired configuration as described in Table 10. The analog inputs can be swapped by setting DUAL\_INPUT (see the input mux control register)

#### 7.4.2 Single-Channel Mode (DES Mode)

The ADC08DJ3200 can also be used as a single-channel ADC where the sampling rate is equal to two times the clock frequency ( $f_S = 2 \times f_{CLK}$ ) provided at the CLK+ and CLK- pins. This mode effectively interleaves the two ADC channels together to form a single-channel ADC at twice the sampling rate. This mode is chosen simply by setting JMODE to the appropriate setting for the desired configuration as described in Table 10. Either analog input, INA± or INB±, can serve as the input to the ADC, however INA± is recommended for best performance. The analog input can be selected using SINGLE\_INPUT (see the input mux control register). The digital down-converters cannot be used in single-channel mode.

#### NOTE

INA± is strongly recommended to be used as the input to the ADC for optimized performance in single-channel mode.

## 7.4.3 JESD204B Modes

The ADC08DJ3200 can be programmed as a single-channel or dual-channel ADC and a number JESD204B output formats. Table 8 summarizes the basic operating mode configuration parameters and whether they are user configured or derived.

#### NOTE

Powering down high-speed data outputs (DA0± ... DA7±, DB0± ... DB7±) for extended times can reduce performance of the output serializers, especially at high data rates. For information regarding reliable serializer operation, see the *Power-Down Modes* section.

| PARAMETER | DESCRIPTION                                                                                                                                                                                                                    | USER CONFIGURED<br>OR DERIVED | VALUE                                                                                        |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------|
| JMODE     | JESD204B operating mode, automatically<br>derives the rest of the JESD204B<br>parameters, single-channel or dual-channel<br>mode                                                                                               | User configured               | Set by JMODE (see the JESD204B mode register)                                                |
| D         | Decimation factor                                                                                                                                                                                                              | Derived                       | See Table 10                                                                                 |
| DES       | 1 = single-channel mode, 0 = dual-channel mode                                                                                                                                                                                 | Derived                       | See Table 10                                                                                 |
| R         | Number of bits transmitted per lane per<br>DEVCLK cycle. The JESD204B line rate is<br>the DEVCLK frequency times R. This<br>parameter sets the SerDes PLL<br>multiplication factor or controls bypassing of<br>the SerDes PLL. | Derived                       | See Table 10                                                                                 |
| Links     | Number of JESD204B links used                                                                                                                                                                                                  | Derived                       | See Table 10                                                                                 |
| к         | Number of frames per multiframe                                                                                                                                                                                                | User configured               | Set by KM1 (see the JESD204B K<br>parameter register), see the allowed values<br>in Table 10 |

 Table 8. ADC08DJ3200 Operating Mode Configuration Parameters



There are a number of parameters required to define the JESD204B format, all of which are sent across the link during the initial lane alignment sequence. In the ADC08DJ3200, most parameters are automatically derived based on the selected JMODE; however, a few are configured by the user. Table 9 describes these parameters.

| PARAMETER | DESCRIPTION                                                                                                       | USER CONFIGURED<br>OR DERIVED | VALUE                                                              |
|-----------|-------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------------------------------------------|
| ADJCNT    | LMFC adjustment amount (not applicable)                                                                           | Derived                       | Always 0                                                           |
| ADJDIR    | LMFC adjustment direction (not applicable)                                                                        | Derived                       | Always 0                                                           |
| BID       | Bank ID                                                                                                           | Derived                       | Always 0                                                           |
| CF        | Number of control words per frame                                                                                 | Derived                       | Always 0                                                           |
| CS        | Control bits per sample                                                                                           | Derived                       | Always set to 0 in ILAS, see Table 10 for actual usage             |
| DID       | Device identifier, used to identify the link                                                                      | User configured               | Set by DID (see the JESD204B DID parameter register), see Table 11 |
| F         | Number of octets (bytes) per frame (per lane)                                                                     | Derived                       | See Table 10                                                       |
| HD        | High-density format (samples split between lanes)                                                                 | Derived                       | Always 0                                                           |
| JESDV     | JESD204 standard revision                                                                                         | Derived                       | Always 1                                                           |
| к         | Number of frames per multiframe                                                                                   | User configured               | Set by the KM1 register, see the JESD204B K parameter register     |
| L         | Number of serial output lanes per link                                                                            | Derived                       | See Table 10                                                       |
| LID       | Lane identifier for each lane                                                                                     | Derived                       | See Table 11                                                       |
| М         | Number of converters used to determine<br>lane bit packing; may not match number of<br>ADC channels in the device | Derived                       | See Table 10                                                       |
| Ν         | Sample resolution (before adding control and tail bits)                                                           | Derived                       | See Table 10                                                       |
| N'        | Bits per sample after adding control and tail bits                                                                | Derived                       | See Table 10                                                       |
| S         | Number of samples per converter (M) per frame                                                                     | Derived                       | See Table 10                                                       |
| SCR       | Scrambler enabled                                                                                                 | User configured               | Set by the JESD204B control register                               |
| SUBCLASSV | Device subclass version                                                                                           | Derived                       | Always 1                                                           |
| RES1      | Reserved field 1                                                                                                  | Derived                       | Always 0                                                           |
| RES2      | Reserved field 2                                                                                                  | Derived                       | Always 0                                                           |
| CHKSUM    | Checksum for ILAS checking (sum of all above parameters modulo 256)                                               | Derived                       | Computed based on parameters in this table                         |

#### Table 9. JESD204B Initial Lane Alignment Sequence Parameters

Configuring the ADC08DJ3200 is made easy by using a single configuration parameter called JMODE (see the JESD204B mode register). Using Table 10, the correct JMODE value can be found for the desired operating mode. The modes listed in Table 10 are the only available operating modes. This table also gives a range and allowable step size for the K parameter (set by KM1, see the JESD204B K parameter register), which sets the multiframe length in number of frames.



# Table 10. ADC08DJ3200 Operating Modes

|                                 |       | USER-SPECIFIED<br>PARAMETER |   | DERIVED PARAMETERS |       |   |    |    |                    |                    |   |   |                    |                            |
|---------------------------------|-------|-----------------------------|---|--------------------|-------|---|----|----|--------------------|--------------------|---|---|--------------------|----------------------------|
| ADC08DJ3200 OPERATING MODE      | JMODE | K<br>[Min:Step:Max]         | D | DES                | LINKS | N | cs | N' | L<br>(Per<br>Link) | M<br>(Per<br>Link) | F | s | R<br>(Fbit / Fclk) | INPUT CLOCK<br>RANGE (MHz) |
| Reserved                        | 0-3   | _                           |   | —                  | _     |   | _  | _  | _                  | _                  |   |   |                    | —                          |
| 8-bit, single-channel, 4 lanes  | 4     | 18:2:32                     | 1 | 1                  | 2     | 8 | 0  | 8  | 2                  | 1                  | 1 | 2 | 5                  | 800-2560                   |
| 8-bit, single-channel, 8 lanes  | 5     | 18:2:32                     | 1 | 1                  | 2     | 8 | 0  | 8  | 4                  | 1                  | 1 | 4 | 2.5                | 800-3200                   |
| 8-bit, dual-channel, 4 lanes    | 6     | 18:2:32                     | 1 | 0                  | 2     | 8 | 0  | 8  | 2                  | 1                  | 1 | 2 | 5                  | 800-2560                   |
| 8-bit, dual-channel, 8 lanes    | 7     | 18:2:32                     | 1 | 0                  | 2     | 8 | 0  | 8  | 4                  | 1                  | 1 | 4 | 2.5                | 800-3200                   |
| Reserved                        | 8-16  | —                           | — | —                  | _     | — | _  | -  | —                  | _                  | — | — | —                  | _                          |
| 8-bit, single-channel, 16 lanes | 17    | 18:2:32                     | 1 | 1                  | 2     | 8 | 0  | 8  | 8                  | 1                  | 1 | 8 | 1.25               | 800-3200                   |
| 8-bit, dual-channel, 16 lanes   | 18    | 18:2:32                     | 1 | 0                  | 2     | 8 | 0  | 8  | 8                  | 1                  | 1 | 8 | 1.25               | 800-3200                   |



The ADC08DJ3200 has a total of 16 high-speed output drivers that are grouped into two 8-lane JESD204B links. Most operating modes use two links with up to eight lanes per link. The lanes and their derived configuration parameters are described in Table 11. For a specified JMODE, the lowest indexed lanes for each link are used and the higher indexed lanes for each link are automatically powered down. Always route the lowest indexed lanes to the logic device.

| DEVICE PIN<br>DESIGNATION | LINK | DID (User Configured)                                                                                | LID (Derived) |
|---------------------------|------|------------------------------------------------------------------------------------------------------|---------------|
| DA0±                      |      |                                                                                                      | 0             |
| DA1±                      |      |                                                                                                      | 1             |
| DA2±                      |      |                                                                                                      | 2             |
| DA3±                      | Α    | Set by DID (see the JESD204B DID parameter register), the effective DID is equal to the DID register | 3             |
| DA4±                      | A    | setting (DID)                                                                                        | 4             |
| DA5±                      |      |                                                                                                      | 5             |
| DA6±                      |      | -                                                                                                    | 6             |
| DA7±                      |      |                                                                                                      | 7             |
| DB0±                      |      |                                                                                                      | 0             |
| DB1±                      |      |                                                                                                      | 1             |
| DB2±                      |      |                                                                                                      | 2             |
| DB3±                      | В    | Set by DID (see the JESD204B DID parameter                                                           | 3             |
| DB4±                      | D    | register), the effective DID is equal to the DID register setting plus 1 (DID+1)                     | 4             |
| DB5±                      |      |                                                                                                      | 5             |
| DB6±                      |      |                                                                                                      | 6             |
| DB7±                      |      |                                                                                                      | 7             |

#### Table 11. ADC08DJ3200 Lane Assignment and Parameters

## 7.4.3.1 JESD204B Output Data Formats

Output data are formatted in a specific optimized fashion for each JMODE setting. The following tables show the specific mapping formats for a single frame. In all mappings the tail bits (T) are 0 (zero). In Table 12 to Table 17, the single-channel format samples are defined as Sn, where n is the sample number within the frame. In the dual-channel output formats, the samples are defined as An and Bn, where An are samples from channel A and Bn are samples from channel B. All samples are formatted as MSB first, LSB last.

| OCTET  | (  | )  |
|--------|----|----|
| NIBBLE | 0  | 1  |
| DA0    | S  | 60 |
| DA1    | S2 |    |
| DB0    | S1 |    |
| DB1    | S  | 3  |

**ISTRUMENTS** 

ÈXAS

|        |     | , |
|--------|-----|---|
| OCTET  | 0   |   |
| NIBBLE | 0   | 1 |
| DA0    | S   | 0 |
| DA1    | \$2 |   |
| DA2    | S4  |   |
| DA3    | S6  |   |
| DB0    | S1  |   |
| DB1    | S3  |   |
| DB2    | S5  |   |
| DB3    | \$7 |   |

## Table 13. JMODE 5 (8-Bit, Decimate-by-1, Single-Channel, 8 Lanes)

# Table 14. JMODE 6 (8-Bit, Decimate-by-1, Dual-Channel, 4 Lanes)

| OCTET  | 0  |   |
|--------|----|---|
| NIBBLE | 0  | 1 |
| DA0    | A0 |   |
| DA1    | A1 |   |
| DB0    | B0 |   |
| DB1    | B1 |   |

## Table 15. JMODE 7 (8-Bit, Decimate-by-1, Dual-Channel, 8 Lanes)

| OCTET  | 0  |    |
|--------|----|----|
| NIBBLE | 0  | 1  |
| DA0    | А  | .0 |
| DA1    | A1 |    |
| DA2    | A2 |    |
| DA3    | A3 |    |
| DB0    | B0 |    |
| DB1    | B1 |    |
| DB2    | B2 |    |
| DB3    | B3 |    |



| ······································ |      |   |
|----------------------------------------|------|---|
| OCTET                                  | 0    |   |
| NIBBLE                                 | 0    | 1 |
| DA0                                    | S    | 0 |
| DA1                                    | Si   | 2 |
| DA2                                    | S    | 4 |
| DA3                                    | S    | 6 |
| DA4                                    | S    | 8 |
| DA5                                    | S10  |   |
| DA6                                    | \$12 |   |
| DA7                                    | S14  |   |
| DB0                                    | S1   |   |
| DB1                                    | \$3  |   |
| DB2                                    | \$5  |   |
| DB3                                    | \$7  |   |
| DB4                                    | \$9  |   |
| DB5                                    | S11  |   |
| DB6                                    | S13  |   |
| DB7                                    | S15  |   |

## Table 16. JMODE 17 (8-bit, Decimate-by-1, Single-Channel, 16 lanes)

#### Table 17. JMODE 18 (8-Bit, Decimate-by-1, Dual-Channel, 16 Lanes)

| OCTET  | 0   |  |
|--------|-----|--|
| NIBBLE | 0 1 |  |
| DA0    | A0  |  |
| DA1    | A1  |  |
| DA2    | A2  |  |
| DA3    | A3  |  |
| DA4    | A4  |  |
| DA5    | A5  |  |
| DA6    | A6  |  |
| DA7    | Α7  |  |
| DB0    | B0  |  |
| DB1    | B1  |  |
| DB2    | B2  |  |
| DB3    | B3  |  |
| DB4    | B4  |  |
| DB5    | B5  |  |
| DB6    | B6  |  |
| DB7    | B7  |  |

#### 7.4.4 Power-Down Modes

The PD input pin allows the ADC08DJ3200 devices to be entirely powered down. Power-down can also be controlled by MODE (see the device configuration register). The serial data output drivers are disabled when PD is high. When the device returns to normal operation, the JESD204 link must be re-established, and the ADC pipeline contain meaningless information so the system must wait a sufficient time for the data to be flushed. If power-down for power savings is desired, the system must power down the supply voltages regulators for VA19, VA11, and VD11 rather than make use of the PD input or MODE settings.

Copyright © 2018–2020, Texas Instruments Incorporated



#### CAUTION

Powering down the high-speed data outputs (DA0± ... DA7±, DB0± ... DB7±) for extended times may damage the output serializers, especially at high data rates. Powering down the serializers occurs when the PD pin is held high, the MODE register is programmed to a value other than 0x00 or 0x01, the PD ACH or PD BCH registers settings are programmed to 1, or when the JMODE register setting is programmed to a mode that uses less than the 16 total lanes that the device allows. For instance, JMODE 0 uses eight total lanes and therefore the four highest-indexed lanes for each JESD204B link (DA4± ... DA7±, DB4± ... DB7±) are powered down in this mode. When the PD pin is held high or the MODE register is programmed to a value other than 0x00 or 0x01, all output serializers are powered down. When the PD\_ACH or PD\_BCH register settings are programmed to 1, the associated ADC channel and lanes are powered down. To prevent unreliable operation, the PD pin and MODE register must only be used for brief periods of time to measure temperature diode offsets and not used for long-term power savings. Furthermore, using a JMODE that uses fewer than 16 lanes results in unreliable operation of the unused lanes. If the system never uses the unused lanes during the lifetime of the device, then the unused lanes do not cause issues and can be powered down. If the system may make use of the unused lanes at a later time, the reliable operation of the serializer outputs can be maintained by enabling JEXTRA A and JEXTRA B, which results in the VD11 power consumption to increase and the output serializers to toggle.

## 7.4.5 Test Modes

A number of device test modes are available. These modes insert known patterns of information into the device data path for assistance with system debug, development, or characterization.

#### 7.4.5.1 Serializer Test-Mode Details

Test modes are enabled by setting JTEST (see the JESD204B test pattern control register) to the desired test mode. Each test mode is described in detail in the following sections. Regardless of the test mode, the serializer outputs are powered up based on JMODE. Only enable the test modes when the JESD204B link is disabled. Figure 67 provides a diagram showing the various test mode insertion points.



Figure 67. Test Mode Insertion Points

#### 7.4.5.2 PRBS Test Modes

The PRBS test modes bypass the 8b, 10b encoder. These test modes produce pseudo-random bit streams that comply with the ITU-T O.150 specification. These bit streams are used with lab test equipment that can self-synchronize to the bit pattern and, therefore, the initial phase of the pattern is not defined.

The sequences are defined by a recursive equation. For example, Equation 3 defines the PRBS7 sequence.

 $y[n] = y[n-6] \oplus y[n-7]$ 

where



• bit n is the XOR of bit [n - 6] and bit [n - 7], which are previously transmitted bits

(3)

Table 18 lists equations and sequence lengths for the available PRBS test modes. The initial phase of the pattern is unique for each lane.

| PRBS TEST MODE | SEQUENCE                            | SEQUENCE LENGTH (bits) |
|----------------|-------------------------------------|------------------------|
| PRBS7          | $y[n] = y[n-6] \oplus y[n-7]$       | 127                    |
| PRBS15         | $y[n] = y[n - 14] \oplus y[n - 15]$ | 32767                  |
| PRBS23         | $y[n] = y[n - 18] \oplus y[n - 23]$ | 8388607                |

## 7.4.5.3 Ramp Test Mode

In the ramp test mode, the JESD204B link layer operates normally, but the transport layer is disabled and the input from the formatter is ignored. After the ILA sequence, each lane transmits an identical octet stream that increments from 0x00 to 0xFF and repeats.

#### 7.4.5.4 Short and Long Transport Test Mode

JESD204B defines both short and long transport test modes to verify that the transport layers in the transmitter and receiver are operating correctly. The ADC08DJ3200 only supports the short transport test pattern.

#### 7.4.5.4.1 Short Transport Test Pattern

Short transport test patterns send a predefined octet format that repeats every frame. In the ADC08DJ3200, all JMODE configurations that have an N' value of 8 use the short transport test pattern. Table 19 define the short transport test patterns for N' values of 8. All applicable lanes are shown, however only the enabled lanes (lowest indexed) for the configured JMODE are used.

Table 19. Short Transport Test Pattern for N' = 8 Modes (Length = 2 Frames)

| FRAME | 0    | 1    |
|-------|------|------|
| DA0   | 0x00 | 0xFF |
| DA1   | 0x01 | 0xFE |
| DA2   | 0x02 | 0xFD |
| DA3   | 0x03 | 0xFC |
| DB0   | 0x00 | 0xFF |
| DB1   | 0x01 | 0xFE |
| DB2   | 0x02 | 0xFD |
| DB3   | 0x03 | 0xFC |

## 7.4.5.5 D21.5 Test Mode

In this test mode, the controller transmits a continuous stream of D21.5 characters (alternating 0s and 1s).

## 7.4.5.6 K28.5 Test Mode

In this test mode, the controller transmits a continuous stream of K28.5 characters.

#### 7.4.5.7 Repeated ILA Test Mode

In this test mode, the JESD204B link layer operates normally, except that the ILA sequence (ILAS) repeats indefinitely instead of starting the data phase. Whenever the receiver issues a synchronization request, the transmitter initiates code group synchronization. Upon completion of code group synchronization, the transmitter repeatedly transmits the ILA sequence.

#### 7.4.5.8 Modified RPAT Test Mode

A 12-octet repeating pattern is defined in INCITS TR-35-2004. The purpose of this pattern is to generate white spectral content for JESD204B compliance and jitter testing. Table 20 lists the pattern before and after 8b, 10b encoding.

Copyright © 2018–2020, Texas Instruments Incorporated

NSTRUMENTS

FXAS

| OCTET NUMBER | Dx.y NOTATION | 8-BIT INPUT TO 8b, 10b ENCODER | 20b OUTPUT OF 8b, 10b ENCODER<br>(Two Characters) |  |
|--------------|---------------|--------------------------------|---------------------------------------------------|--|
| 0            | D30.5         | 0xBE                           | 0.000                                             |  |
| 1            | D23.6         | 0xD7                           | — 0x86BA6                                         |  |
| 2            | D3.1          | 0x23                           | 0.00475                                           |  |
| 3            | D7.2          | 0x47                           | — 0xC6475                                         |  |
| 4            | D11.3         | 0x6B                           | 0                                                 |  |
| 5            | D15.4         | 0x8F                           | 0xD0E8D                                           |  |
| 6            | D19.5         | 0xB3                           | 0                                                 |  |
| 7            | D20.0         | 0x14                           |                                                   |  |
| 8            | D30.2         | 0x5E                           | 070105                                            |  |
| 9            | D27.7         | 0xFB                           | 0x7949E                                           |  |
| 10           | D21.1         | 0x35                           | 0.4 4 665                                         |  |
| 11           | D25.2         | 0x59                           | - 0xAA665                                         |  |

## Table 20. Modified RPAT Pattern Values

#### 7.4.6 Calibration Modes and Trimming

The ADC08DJ3200 has two calibration modes available: foreground calibration and background calibration. When foreground calibration is initiated the ADCs are automatically taken offline and the output data becomes mid-code (0x000 in 2's complement) while a calibration is occurring. Background calibration allows the ADC to continue normal operation while the ADC cores are calibrated in the background by swapping in a different ADC core to take its place. Additional offset calibration features are available in both foreground and background calibration modes. Further, a number of ADC parameters can be trimmed to optimize performance in a user system.

The ADC08DJ3200 consists of a total of six sub-ADCs, each referred to as a *bank*, with two banks forming an *ADC core*. The banks sample out-of-phase so that each ADC core is two-way interleaved. The six banks form three ADC cores, referred to as ADC A, ADC B, and ADC C. In foreground calibration mode, ADC A samples INA± and ADC B samples INB± in dual-channel mode and both ADC A and ADC B sample INA± (or INB±) in single-channel mode. In the background calibration modes, the third ADC core, ADC C, is swapped in periodically for ADC A and ADC B so that they can be calibrated without disrupting operation. Figure 68 provides a diagram of the calibration system including labeling of the banks that make up each ADC core. When calibration is performed the linearity, gain, and offset voltage for each bank are calibrated to an internally generated calibration signal. The analog inputs can be driven during calibration, both foreground and background, except that when offset calibration (OS\_CAL or BGOS\_CAL) is used there must be no signals (or aliased signals) near DC for proper estimation of the offset (see the *Offset Calibration* section).





Figure 68. ADC08DJ3200 Calibration System Block Diagram

In addition to calibration, a number of ADC parameters are user controllable to provide trimming for optimal performance. These parameters include input offset voltage, ADC gain, interleaving timing, and input termination resistance. The default trim values are programmed at the factory to unique values for each device that are determined to be optimal at the test system operating conditions. The user can read the factory-programmed values from the trim registers and adjust as desired. The register fields that control the trimming are labeled according to the input that is being sampled (INA± or INB±), the bank that is being trimmed, or the ADC core that is being trimmed. The user is not expected to change the trim values as operating conditions change, however optimal performance can be obtained by doing so. Any custom trimming must be done on a per device basis because of process variations, meaning that there is no global optimal setting for all parts. See the *Trimming* section for information about the available trim parameters and associated registers.

#### 7.4.6.1 Foreground Calibration Mode

Foreground calibration requires the ADC to stop converting the analog input signals during the procedure. Foreground calibration always runs on power-up and the user must wait a sufficient time before programming the device to ensure that the calibration is finished. Foreground calibration can be initiated by triggering the calibration engine. The trigger source can be either the CAL\_TRIG pin or CAL\_SOFT\_TRIG (see the calibration software trigger register) and is chosen by setting CAL\_TRIG\_EN (see the calibration pin configuration register).

#### 7.4.6.2 Background Calibration Mode

Background calibration mode allows the ADC to continuously operate, with no interruption of data. This continuous operation is accomplished by activating an extra ADC core that is calibrated and then takes over operation for one of the other previously active ADC cores. When that ADC core is taken off-line, that ADC is calibrated and can in turn take over to allow the next ADC to be calibrated. This process operates continuously, ensuring the ADC cores always provide the optimum performance regardless of system operating condition changes. Because of the additional active ADC core, background calibration mode has increased power

#### ADC08DJ3200 SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020



consumption in comparison to foreground calibration mode. The low-power background calibration (LPBG) mode discussed in the *Low-Power Background Calibration (LPBG) Mode* section provides reduced average power consumption in comparison with the standard background calibration mode. Background calibration can be enabled by setting CAL\_BG (see the calibration configuration 0 register). CAL\_TRIG\_EN must be set to 0 and CAL\_SOFT\_TRIG must be set to 1.

Great care has been taken to minimize effects on converted data as the core switching process occurs, however, small brief glitches may still occur on the converter data as the cores are swapped. See the *Typical Characteristics* section for examples of possible glitches in sine-wave and DC signals.

#### 7.4.6.3 Low-Power Background Calibration (LPBG) Mode

Low-power background calibration (LPBG) mode reduces the power-overhead of enabling the additional ADC core while still allowing background calibration of the ADC cores to maintain optimal performance as operating conditions change. LPBG calibration modifies the background calibration procedure by powering down the spare ADC core until it is ready to be calibrated. Set LP\_EN = 1 to enable the low-power background calibration feature. Calibration and swapping of ADC cores can be controlled either automatically by the device or manually by the system by setting LP\_TRIG appropriately. Manual control (LP\_TRIG=1) allows the system to trigger calibration in order to limit the number of calibration cycles that occur to avoid unnecessary core swaps or to keep power consumption at a minimum. For instance, the user may decide to run calibration only when the system temperature changes by some fixed temperature. If manual control is not necessary the automatic calibration control can be enabled (LP\_TRIG=0) to calibrate at fixed time intervals.

In automatic calibration mode (LP\_TRIG=0) the spare ADC core sleep time can be controlled by the LP\_SLEEP\_DLY register setting. LP\_SLEEP\_DLY is used to adjust the amount of time an ADC sleeps before waking up for calibration (when LP\_EN=1 and LP\_TRIG = 0). LP\_WAKE\_DLY sets how long the core is allowed to stabilize after being awoken before calibration begins. In automatic calibration control mode the freshly calibrated core is swapped in for an active core as soon as calibration finishes and the new spare core is powered down for the sleep duration before waking up and calibrating.

Manual calibration control is enabled by setting LP\_TRIG high in order to use the calibration trigger (CAL\_SOFT\_TRIG or CALTRIG) to trigger calibrations and core swaps. When manual control is enabled (LP\_TRIG=1) the spare ADC is held in sleep mode while the calibration trigger is high. Setting the calibration trigger low then wakes up the spare ADC core and starts the calibration routine after waiting for the specified wake delay (LP\_WAKE\_DLY). The spare ADC core is swapped in for an active core once calibration is complete and the calibration trigger is set high again. If the calibration trigger goes high; therefore consuming power. can report when the spare ADC finishes calibration on the CALSTAT output pin by setting the CALSTAT pin to output the CAL\_STOPPED signal (CAL\_STATUS\_SEL = 1). For lowest power consumption, set the calibration trigger high before calibration finishes to allow the spare ADC to swap in for an active ADC core as soon as calibration finishes. Otherwise, the ADC core swap can be timed manually by setting the calibration trigger high at the desired time to minimize system impact of potential glitches caused by the swapping procedure.

In LPBG mode there is an increase in power consumption during the ADC core calibration. The longer the spare ADC is held asleep the lower the average power consumption, however large shifts in operating conditions during the sleep cycle may cause degraded ADC performance due to non-optimized calibration data for the active ADC core. The power consumption roughly alternates between the power consumption in foreground calibration when the spare ADC core is sleeping to the power consumption in background calibration when the spare ADC is being calibrated. Design the power-supply network to handle the transient power requirements for this mode, including bulk capacitance after any power supply filtering network to help regulate the supply voltage during the supply transient.

#### 7.4.7 Offset Calibration

Foreground calibration and background calibration modes inherently calibrate the offsets of the ADC cores; however, the input buffers sit outside of the calibration loop and therefore their offsets are not calibrated by the standard calibration process. In both dual-channel mode and single-channel mode, uncalibrated input buffer offsets result in a shift in the mid-code output (DC offset) with no input. Further, in single-channel mode uncalibrated input buffer offsets can result in a fixed spur at  $f_S / 2$ . A separate calibration is provided to correct the input buffer offsets.



There must be no signals at or near DC or aliased signals that fall at or near DC in order to properly calibration the offsets, requiring the system to ensure this condition during normal operation or have the ability to mute the input signal during calibration. Foreground offset calibration is enabled via CAL\_OS and only performs the calibration one time as part of the foreground calibration procedure. Background offset calibration is enabled via CAL\_BGOS and continues to correct the offset as part of the background calibration routine to account for operating condition changes. When CAL\_BGOS is set, the system must ensure that there are no DC or near DC signals or aliased signals that fall at or near DC during normal operation. Offset calibration can be performed as a foreground operation when using background calibration by setting CAL\_OS to 1 before setting CAL\_EN, but does not correct for variations as operating conditions change.

The offset calibration correction uses the input offset voltage trim registers (see Table 21) to correct the offset and therefore must not be written by the user when offset calibration is used. The user can read the calibrated values by reading the OADJ\_x\_VINy registers, where x is the ADC core and y is the input (INA $\pm$  or INB $\pm$ ), after calibration is completed. Only read the values when FG\_DONE is read as 1 when using foreground offset calibration (CAL\_OS = 1) and do not read the values when using background offset calibration (CAL\_BGOS = 1). Setting CAL\_OS to 1 and CAL\_BG to 1 performs an offset calibration of all three ADC cores during the foreground calibration process.

ADC08DJ3200 SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

# 7.4.8 Trimming

Table 21 lists the parameters that can be trimmed and the associated registers. User trimming is limited to foreground (FG) calibration only.

| TRIM PARAMETER                              | TRIM REGISTER                                                                                                           | NOTES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Band-gap reference                          | BG_TRIM                                                                                                                 | Measurement on BG output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Input termination resistance                | $\label{eq:RTRIM_x,} RTRIM_x, \\ where \ x = A \ for \ INA_{\pm} \ or \ B \ for \ INB_{\pm})$                           | The device must be powered on with a clock applied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Input offset voltage                        | OADJ_x_VINy,<br>where $x = ADC$ core (A or B)<br>and $y = A$ for INA± or B for INB±)                                    | Input offset adjustment in dual channel mode consists of changing OADJ_A_VINA for channel A and OADJ_B_VINB for channel B. In single channel mode, OADJ_A_VINx and OADJ_B_VINx must be adjusted together to trim the input offset or adjusted separate to compensate the $f_S/2$ offset spur.                                                                                                                                                                                                                                                                                       |
| INA± and INB± gain                          | $GAIN\_TRIM\_x,$ where x = A for INA± or B for INB±)                                                                    | Set FS_RANGE_A and FS_RANGE_B to<br>default values before trimming the input. Use<br>FS_RANGE_A and FS_RANGE_B to adjust<br>the full-scale input voltage. To trim the gain<br>of ADC core A, change GAIN_B0 and<br>GAIN_B1 together in the same direction. To<br>trim the gain of ADC core B, change<br>GAIN_B4 and GAIN_B5 together in the same<br>direction. To trim the gain of the two banks<br>within ADC A, change GAIN_B0 and<br>GAIN_B1 in opposite directions. To trim the<br>gain of the two banks within ADC B, change<br>GAIN_B4 and GAIN_B5 in opposite<br>directions. |
| INA± and INB± full-scale input voltage      | $\label{eq:FS_RANGE_x,} FS\_RANGE\_x, \\ \mbox{where } x = A \mbox{ for INA} \pm \mbox{ or } B \mbox{ for INB} \pm) \\$ | Full-scale input voltage adjustment for each<br>input. The default value is effected by<br>GAIN_TRIM_x (x = A or B). Trim<br>GAIN_TRIM_x with FS_RANGE_x set to the<br>default value. FS_RANGE_x can then be<br>used to trim the full-scale input voltage.                                                                                                                                                                                                                                                                                                                          |
| Intra-ADC core timing (bank timing)         | Bx_TIME_y,<br>where x = bank number (0, 1, 4 or 5)<br>and y = 0° or -90° clock phase                                    | Trims the timing between the two banks of an ADC core (ADC A or B). The 0° clock phase is used for dual channel mode and for ADC B in single channel mode. The $-90^{\circ}$ clock phase is used only for ADC A in single-channel mode. A mismatch in the timing between the two banks of an ADC core can result in an f <sub>S</sub> /2-f <sub>IN</sub> spur in dual channel mode or f <sub>S</sub> /4±f <sub>IN</sub> spurs in single channel mode.                                                                                                                               |
| Inter-ADC core timing (dual-channel mode)   | TADJ_A, TADJ_B                                                                                                          | The suffix letter (A or B) indicates the ADC core that is being trimmed. Changing either TADJ_A or TADJ_B adjusts the sampling instance of ADC A relative to ADC B in dual channel mode.                                                                                                                                                                                                                                                                                                                                                                                            |
| Inter-ADC core timing (single-channel mode) | TADJ_A_FG90, TADJ_B_FG0                                                                                                 | These trim registers are used to adjust the timing of ADC core A relative to ADC core B in single channel mode. A mismatch in the timing results in an $f_{S}/2-f_{IN}$ spur that is signal dependent. Changing either TADJ_A_FG90 or TADJ_B_FG0 changes the relative timing of ADC core A relative to ADC core B in single channel mode. These registers are trimmed at production to optimize performance for INA±.                                                                                                                                                               |

# Table 21. Trim Register Descriptions



## 7.4.9 Offset Filtering

The ADC08DJ3200 has an additional feature that can be enabled to reduce offset-related interleaving spurs at  $f_S$  / 2 and  $f_S$  / 4 (single input mode only). Offset filtering is enabled via CAL\_OSFILT. The OSFILT\_BW and OSFILT\_SOAK parameters can be adjusted to tradeoff offset spur reduction with potential impact on information in the mission mode signal being processed. Set these two parameters to the same value under most situations. The DC\_RESTORE setting is used to either retain or filter out all DC-related content in the signal. This feature implements a notch filter at  $f_S$  / 2 and  $f_S$  / 4 (single input mode only) and also filters out signals that fall at these frequency locations. Reducing the notch filter bandwidth using OSFILT\_BW can reduce the range of signals that are filtered by this feature.



# 7.5 Programming

#### 7.5.1 Using the Serial Interface

The serial interface is accessed using the following four pins: serial clock (SCLK), serial data in (SDI), serial data out (SDO), and serial interface chip-select (SCS). Register access is enabled through the SCS pin.

# 7.5.1.1 SCS

This signal must be asserted low to access a register through the serial interface. Setup and hold times with respect to the SCLK must be observed.

#### 7.5.1.2 SCLK

Serial data input is accepted at the rising edge of this signal. SCLK has no minimum frequency requirement.

#### 7.5.1.3 SDI

Each register access requires a specific 24-bit pattern at this input. This pattern consists of a read-and-write (R/W) bit, register address, and register value. The data are shifted in MSB first and multi-byte registers are always in little-endian format (least significant byte stored at the lowest address). Setup and hold times with respect to the SCLK must be observed (see the *Timing Requirements* table).

#### 7.5.1.4 SDO

The SDO signal provides the output data requested by a read command. This output is high impedance during write bus cycles and during the read bit and register address portion of read bus cycles.

As shown in Figure 69, each register access consists of 24 bits. The first bit is high for a read and low for a write.

The next 15 bits are the address of the register that is to be written to. During write operations, the last eight bits are the data written to the addressed register. During read operations, the last eight bits on SDI are ignored and, during this time, the SDO outputs the data from the addressed register. Figure 69 shows the serial protocol details.



Figure 69. Serial Interface Protocol: Single Read/Write



#### **Programming (continued)**

#### 7.5.1.5 Streaming Mode

ADC08DJ3200

The serial interface supports streaming reads and writes. In this mode, the initial 24 bits of the transaction specifics the access type, register address, and <u>data</u> value as normal. Additional clock cycles of write or read data are immediately transferred, as long as the SCS input is maintained in the asserted (logic low) state. The register address auto increments (default) or decrements for each subsequent 8-bit transfer of the streaming transaction. The ADDR\_ASC bit (register 000h, bits 5 and 2) controls whether the address value ascends (increments) or descends (decrements). Streaming mode can be disabled by setting the ADDR\_HOLD bit (see the user SPI configuration register). Figure 70 shows the streaming mode transaction details.



#### Figure 70. Serial Interface Protocol: Streaming Read/Write

See the *Register Maps* section for detailed information regarding the registers.

#### NOTE

The serial interface must not be accessed during ADC calibration. Accessing the serial interface during this time impairs the performance of the device until the device is calibrated correctly. Writing or reading the serial registers also reduces dynamic ADC performance for the duration of the register access time.

## 7.6 Register Maps

The Memory Map lists all the ADC08DJ3200 registers.

| Memory Map                              |                                   |               |      |                                 |  |  |
|-----------------------------------------|-----------------------------------|---------------|------|---------------------------------|--|--|
| ADDRESS                                 | RESET                             | ACRONYM       | TYPE | REGISTER NAME                   |  |  |
| STANDARD S                              | STANDARD SPI-3.0 (0x000 to 0x00F) |               |      |                                 |  |  |
| 0x000                                   | 0x30                              | CONFIG_A      | R/W  | Configuration A Register        |  |  |
| 0x001                                   | Undefined                         | RESERVED      | R    | RESERVED                        |  |  |
| 0x002                                   | 0x00                              | DEVICE_CONFIG | R/W  | Device Configuration Register   |  |  |
| 0x003                                   | 0x03                              | CHIP_TYPE     | R    | Chip Type Register              |  |  |
| 0x004-0x005                             | 0x0020                            | CHIP_ID       | R    | Chip ID Registers               |  |  |
| 0x006                                   | 0x0A                              | CHIP_VERSION  | R    | Chip Version Register           |  |  |
| 0x007-0x00B                             | Undefined                         | RESERVED      | R    | RESERVED                        |  |  |
| 0x00C-0x00D                             | 0x0451                            | VENDOR_ID     | R    | Vendor Identification Register  |  |  |
| 0x00E-0x00F                             | Undefined                         | RESERVED      | R    | RESERVED                        |  |  |
| USER SPI CONFIGURATION (0x010 to 0x01F) |                                   |               |      |                                 |  |  |
| 0x010                                   | 0x00                              | USR0          | R/W  | User SPI Configuration Register |  |  |
| 0x011-0x01F                             | Undefined                         | RESERVED      | R    | RESERVED                        |  |  |

Copyright © 2018–2020, Texas Instruments Incorporated



# **Register Maps (continued)**

# Memory Map (continued)

| ADDRESS      | RESET           | ACRONYM            | TYPE   | REGISTER NAME                                                                        |
|--------------|-----------------|--------------------|--------|--------------------------------------------------------------------------------------|
| MISCELLANE   | OUS ANALOG RE   | EGISTERS (0x020 to | 0x047) |                                                                                      |
| 0x020-0x028  | Undefined       | RESERVED           | R      | RESERVED                                                                             |
| 0x029        | 0x00            | CLK_CTRL0          | R/W    | Clock Control Register 0                                                             |
| 0x02A        | 0x20            | CLK_CTRL1          | R/W    | Clock Control Register 1                                                             |
| 0x02B        | Undefined       | RESERVED           | R      | RESERVED                                                                             |
| 0x02C-0x02E  | Undefined       | SYSREF_POS         | R      | SYSREF Capture Position Register                                                     |
| 0x02F        | Undefined       | RESERVED           | R      | RESERVED                                                                             |
| 0x030-0x031  | 0xA000          | FS_RANGE_A         | R/W    | INA Full-Scale Range Adjust Register                                                 |
| 0x032-0x033  | 0xA000          | FS_RANGE_B         | R/W    | INB Full-Scale Range Adjust Register                                                 |
| 0x034-0x037  | Undefined       | RESERVED           | R      | RESERVED                                                                             |
| 0x038        | 0x00            | BG_BYPASS          | R/W    | Internal Reference Bypass Register                                                   |
| 0x039-0x03A  | Undefined       | RESERVED           | R      | RESERVED                                                                             |
| 0x03B        | 0x00            | TMSTP_CTRL         | R/W    | TMSTP± Control Register                                                              |
| 0x03C-0x047  | Undefined       | RESERVED           | R      | RESERVED                                                                             |
| SERIALIZER F | REGISTERS (0x04 | 18 to 0x05F)       |        |                                                                                      |
| 0x048        | 0x00            | SER_PE             | R/W    | Serializer Pre-Emphasis Control Register                                             |
| 0x049-0x05F  | Undefined       | RESERVED           | R      | RESERVED                                                                             |
| CALIBRATION  | REGISTERS (0x   | 060 to 0x0FF)      |        |                                                                                      |
| 0x060        | 0x01            | INPUT_MUX          | R/W    | Input Mux Control Register                                                           |
| 0x061        | 0x01            | CAL_EN             | R/W    | Calibration Enable Register                                                          |
| 0x062        | 0x01            | CAL_CFG0           | R/W    | Calibration Configuration 0 Register                                                 |
| 0x063-0x069  | Undefined       | RESERVED           | R      | RESERVED                                                                             |
| 0x06A        | Undefined       | CAL_STATUS         | R      | Calibration Status Register                                                          |
| 0x06B        | 0x00            | CAL_PIN_CFG        | R/W    | Calibration Pin Configuration Register                                               |
| 0x06C        | 0x01            | CAL_SOFT_TRIG      | R/W    | Calibration Software Trigger Register                                                |
| 0x06D        | Undefined       | RESERVED           | R      | RESERVED                                                                             |
| 0x06E        | 0x88            | CAL_LP             | R/W    | Low-Power Background Calibration Register                                            |
| 0x06F        | Undefined       | RESERVED           | R      | RESERVED                                                                             |
| 0x070        | 0x00            | CAL_DATA_EN        | R/W    | Calibration Data Enable Register                                                     |
| 0x071        | Undefined       | CAL_DATA           | R/W    | Calibration Data Register                                                            |
| 0x072-0x079  | Undefined       | RESERVED           | R      | RESERVED                                                                             |
| 0x07A        | Undefined       | GAIN_TRIM_A        | R/W    | Channel A Gain Trim Register                                                         |
| 0x07B        | Undefined       | GAIN_TRIM_B        | R/W    | Channel B Gain Trim Register                                                         |
| 0x07C        | Undefined       | BG_TRIM            | R/W    | Band-Gap Reference Trim Register                                                     |
| 0x07D        | Undefined       | RESERVED           | R      | RESERVED                                                                             |
| 0x07E        | Undefined       | RTRIM_A            | R/W    | VINA Input Resistor Trim Register                                                    |
| 0x07F        | Undefined       | RTRIM_B            | R/W    | VINB Input Resistor Trim Register                                                    |
| 0x080        | Undefined       | TADJ_A_FG90        | R/W    | Timing Adjustment for A-ADC, Single-Channel Mode,<br>Foreground Calibration Register |
| 0x081        | Undefined       | TADJ_B_FG0         | R/W    | Timing Adjustment for B-ADC, Single-Channel Mode,<br>Foreground Calibration Register |
| 0x082        | Undefined       | TADJ_A_BG90        | R/W    | Timing Adjustment for A-ADC, Single-Channel Mode,<br>Background Calibration Register |
| 0x083        | Undefined       | TADJ_C_BG0         | R/W    | Timing Adjustment for C-ADC, Single-Channel Mode,<br>Background Calibration Register |
| 0x084        | Undefined       | TADJ_C_BG90        | R/W    | Timing Adjustment for C-ADC, Single-Channel Mode,<br>Background Calibration Register |



### ADC08DJ3200 SLVSDR1A – FEBRUARY 2018 – REVISED APRIL 2020

# **Register Maps (continued)**

# Memory Map (continued)

| ADDRESS        | RESET           | ACRONYM    | TYPE   | REGISTER NAME                                                                        |  |
|----------------|-----------------|------------|--------|--------------------------------------------------------------------------------------|--|
| 0x085          | Undefined       | TADJ_B_BG0 | R/W    | Timing Adjustment for B-ADC, Single-Channel Mode,<br>Background Calibration Register |  |
| 0x086          | Undefined       | TADJ_A     | R/W    | Timing Adjustment for A-ADC, Dual-Channel Mode Register                              |  |
| 0x087          | Undefined       | TADJ_CA    | R/W    | Timing Adjustment for C-ADC Acting for A-ADC, Dual-<br>Channel Mode Register         |  |
| 0x088          | Undefined       | TADJ_CB    | R/W    | Timing Adjustment for C-ADC Acting for B-ADC, Dual-<br>Channel Mode Register         |  |
| 0x089          | Undefined       | TADJ_B     | R/W    | Timing Adjustment for B-ADC, Dual-Channel Mode Register                              |  |
| 0x08A-0x08B    | Undefined       | OADJ_A_INA | R/W    | Offset Adjustment for A-ADC and INA Register                                         |  |
| 0x08C-0x08D    | Undefined       | OADJ_A_INB | R/W    | Offset Adjustment for A-ADC and INB Register                                         |  |
| 0x08E-0x08F    | Undefined       | OADJ_C_INA | R/W    | Offset Adjustment for C-ADC and INA Register                                         |  |
| 0x090-0x091    | Undefined       | OADJ_C_INB | R/W    | Offset Adjustment for C-ADC and INB Register                                         |  |
| 0x092-0x093    | Undefined       | OADJ_B_INA | R/W    | Offset Adjustment for B-ADC and INA Register                                         |  |
| 0x094-0x095    | Undefined       | OADJ_B_INB | R/W    | Offset Adjustment for B-ADC and INB Register                                         |  |
| 0x096          | Undefined       | RESERVED   | R      | RESERVED                                                                             |  |
| 0x097          | 0x00            | OSFILT0    | R/W    | Offset Filtering Control 0                                                           |  |
| 0x098          | 0x33            | OSFILT1    | R/W    | Offset Filtering Control 1                                                           |  |
| 0x099-0x0FF    | Undefined       | RESERVED   | R      | RESERVED                                                                             |  |
| ADC BANK RE    | GISTERS (0x100  | to 0x15F)  |        |                                                                                      |  |
| 0x100-0x101    | Undefined       | RESERVED   | R      | RESERVED                                                                             |  |
| 0x102          | Undefined       | B0_TIME_0  | R/W    | Timing Adjustment for Bank 0 (0° Clock) Register                                     |  |
| 0x103          | Undefined       | B0_TIME_90 | R/W    | Timing Adjustment for Bank 0 (–90° Clock) Register                                   |  |
| 0x104-0x111    | Undefined       | RESERVED   | R      | RESERVED                                                                             |  |
| 0x112          | Undefined       | B1_TIME_0  | R/W    | Timing Adjustment for Bank 1 (0° Clock) Register                                     |  |
| 0x113          | Undefined       | B1_TIME_90 | R/W    | Timing Adjustment for Bank 1 (–90° Clock) Register                                   |  |
| 0x114-0x121    | Undefined       | RESERVED   | R      | RESERVED                                                                             |  |
| 0x122          | Undefined       | B2_TIME_0  | R/W    | Timing Adjustment for Bank 2 (0° Clock) Register                                     |  |
| 0x123          | Undefined       | B2_TIME_90 | R/W    | Timing Adjustment for Bank 2 (–90° Clock) Register                                   |  |
| 0x124-0x131    | Undefined       | RESERVED   | R      | RESERVED                                                                             |  |
| 0x132          | Undefined       | B3_TIME_0  | R/W    | Timing Adjustment for Bank 3 (0° Clock) Register                                     |  |
| 0x133          | Undefined       | B3_TIME_90 | R/W    | Timing Adjustment for Bank 3 (–90° Clock) Register                                   |  |
| 0x134-0x141    | Undefined       | RESERVED   | R      | RESERVED                                                                             |  |
| 0x142          | Undefined       | B4 TIME 0  | R/W    | Timing Adjustment for Bank 4 (0° Clock) Register                                     |  |
| 0x143          | Undefined       | B4_TIME_90 | R/W    | Timing Adjustment for Bank 4 (-90° Clock) Register                                   |  |
| 0x144-0x151    | Undefined       | RESERVED   | R      | RESERVED                                                                             |  |
| 0x152          | Undefined       | B5_TIME_0  | R/W    | Timing Adjustment for Bank 5 (0° Clock) Register                                     |  |
| 0x153          | Undefined       | B5_TIME_90 | R/W    | Timing Adjustment for Bank 5 (–90° Clock) Register                                   |  |
| 0x154-0x15F    | Undefined       | RESERVED   | R      | RESERVED                                                                             |  |
|                | L REGISTERS (0) | I          | i k    |                                                                                      |  |
| 0x160          | 0x00            | ENC_LSB    | R/W    | LSB Control Bit Output Register                                                      |  |
| 0x161-0x1FF    | Undefined       | RESERVED   | R      | RESERVED                                                                             |  |
|                | GISTERS (0x200  |            |        |                                                                                      |  |
| 0x200          | 0x01            | JESD_EN    | R/W    | JESD204B Enable Register                                                             |  |
| 0x200          | 0x01            | JMODE      | R/W    | JESD204B Enable Register JESD204B Mode (JMODE) Register                              |  |
| 0x201          | 0x02<br>0x1F    | KM1        | R/W    | JESD204B K Parameter Register                                                        |  |
| 0x202<br>0x203 | 0x01            | JSYNC_N    | R/W    | JESD204B Manual SYNC Request Register                                                |  |
| 0x203          | 0x01            | JCTRL      | R/W    | JESD204B Control Register                                                            |  |
| 01204          | 0702            | JUINE      | 1\/ VV | DECEZONE CONTO NEGISIEN                                                              |  |

Copyright © 2018–2020, Texas Instruments Incorporated



# **Register Maps (continued)**

# Memory Map (continued)

| ADDRESS     | RESET           | ACRONYM            | TYPE   | REGISTER NAME                              |
|-------------|-----------------|--------------------|--------|--------------------------------------------|
| 0x205       | 0x00            | JTEST              | R/W    | JESD204B Test Pattern Control Register     |
| 0x206       | 0x00            | DID                | R/W    | JESD204B DID Parameter Register            |
| 0x207       | 0x00            | FCHAR              | R/W    | JESD204B Frame Character Register          |
| 0x208       | Undefined       | JESD_STATUS        | R/W    | JESD204B, System Status Register           |
| 0x209       | 0x00            | PD_CH              | R/W    | JESD204B Channel Power-Down                |
| 0x20A       | 0x00            | JEXTRA_A           | R/W    | JESD204B Extra Lane Enable (Link A)        |
| 0x20B       | 0x00            | JEXTRA_B           | R/W    | JESD204B Extra Lane Enable (Link B)        |
| 0x20C-0x210 | Undefined       | RESERVED           | R      | RESERVED                                   |
| DIGITAL DOW | N CONVERTER F   | REGISTERS (0x210-0 | )x2AF) |                                            |
| 0x211       | 0xF2            | OVR_T0             | R/W    | Overrange Threshold 0 Register             |
| 0x212       | 0xAB            | OVR_T1             | R/W    | Overrange Threshold 1 Register             |
| 0x213       | 0x07            | OVR_CFG            | R/W    | Overrange Configuration Register           |
| 0x214-0x296 | Undefined       | RESERVED           | R      | RESERVED                                   |
| 0x297       | Undefined       | SPIN_ID            | R      | Spin Identification Value                  |
| 0x298-0x2AF | Undefined       | RESERVED           | R      | RESERVED                                   |
| SYSREF CALI | BRATION REGIS   | TERS (0x2B0 to 0x2 | BF)    |                                            |
| 0x2B0       | 0x00            | SRC_EN             | R/W    | SYSREF Calibration Enable Register         |
| 0x2B1       | 0x05            | SRC_CFG            | R/W    | SYSREF Calibration Configuration Register  |
| 0x2B2-0x2B4 | Undefined       | SRC_STATUS         | R      | SYSREF Calibration Status                  |
| 0x2B5-0x2B7 | 0x00            | TAD                | R/W    | DEVCLK Aperture Delay Adjustment Register  |
| 0x2B8       | 0x00            | TAD_RAMP           | R/W    | DEVCLK Timing Adjust Ramp Control Register |
| 0x2B9-0x2BF | Undefined       | RESERVED           | R      | RESERVED                                   |
| ALARM REGIS | STERS (0x2C0 to | 0x2C2)             |        |                                            |
| 0x2C0       | Undefined       | ALARM              | R      | Alarm Interrupt Status Register            |
| 0x2C1       | 0x1F            | ALM_STATUS         | R/W    | Alarm Status Register                      |
| 0x2C2       | 0x1F            | ALM_MASK           | R/W    | Alarm Mask Register                        |

# 7.6.1 Register Descriptions

Table 22 lists the access codes for the ADC08DJ3200 registers.

| Access Type Code |     | Description                            |  |  |  |  |
|------------------|-----|----------------------------------------|--|--|--|--|
| R                | R   | Read                                   |  |  |  |  |
| R-W              | R/W | Read or write                          |  |  |  |  |
| W                | W   | Write                                  |  |  |  |  |
| -n               |     | Value after reset or the default value |  |  |  |  |

#### Table 22. ADC08DJ3200 Access Type Codes

#### 7.6.1.1 Standard SPI-3.0 (0x000 to 0x00F)

| ADDRESS     | RESET     | ACRONYM       | REGISTER NAME                  | SECTION                                                                       |
|-------------|-----------|---------------|--------------------------------|-------------------------------------------------------------------------------|
| 0x000       | 0x30      | CONFIG_A      | Configuration A Register       | Configuration A Register (address = 0x000) [reset = 0x30]                     |
| 0x001       | Undefined | RESERVED      | RESERVED                       | _                                                                             |
| 0x002       | 0x00      | DEVICE_CONFIG | Device Configuration Register  | Device Configuration Register (address = 0x002) [reset = 0x00]                |
| 0x003       | 0x03      | CHIP_TYPE     | Chip Type Register             | Chip Type Register (address = 0x003) [reset = 0x03]                           |
| 0x004-0x005 | 0x0020    | CHIP_ID       | Chip ID Registers              | Chip ID Register (address = 0x004 to 0x005) [reset = 0x0020]                  |
| 0x006       | 0x0A      | CHIP_VERSION  | Chip Version Register          | Chip Version Register (address = 0x006) [reset = 0x01]                        |
| 0x007-0x00B | Undefined | RESERVED      | RESERVED                       | _                                                                             |
| 0x00C-0x00D | 0x0451    | VENDOR_ID     | Vendor Identification Register | Vendor Identification Register (address = 0x00C to<br>0x00D) [reset = 0x0451] |
| 0x00E-0x00F | Undefined | RESERVED      | RESERVED                       | _                                                                             |

## Table 23. Standard SPI-3.0 Registers

#### 7.6.1.1.1 Configuration A Register (address = 0x000) [reset = 0x30]

# Figure 71. Configuration A Register (CONFIG\_A)

| 7          | 6        | 5        | 4          | 3 | 2    | 1    | 0 |
|------------|----------|----------|------------|---|------|------|---|
| SOFT_RESET | RESERVED | ADDR_ASC | SDO_ACTIVE |   | RESE | RVED |   |
| R/W-0      | R-0      | R/W-1    | R-1        |   | R-0  | 000  |   |

#### Table 24. CONFIG\_A Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                         |
|-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SOFT_RESET | R/W  | 0     | Setting this bit results in a full reset of the device. This bit is self-<br>clearing. After writing this bit, the device may take up to 750 ns<br>to reset. During this time, do not perform any SPI transactions. |
| 6   | RESERVED   | R    | 0     | RESERVED                                                                                                                                                                                                            |
| 5   | ADDR_ASC   | R/W  | 1     | 0: Descend – decrement address while streaming reads/writes<br>1: Ascend – increment address while streaming reads/writes<br>(default)                                                                              |
| 4   | SDO_ACTIVE | R    | 1     | Always returns 1, indicating that the device always uses 4-wire SPI mode.                                                                                                                                           |
| 3-0 | RESERVED   | R    | 0000  | RESERVED                                                                                                                                                                                                            |

RUMENTS

#### 7.6.1.1.2 Device Configuration Register (address = 0x002) [reset = 0x00]

# Figure 72. Device Configuration Register (DEVICE\_CONFIG)



#### Table 25. DEVICE\_CONFIG Field Descriptions

| Bit | Field    | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED | R    | 0000 00 | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1-0 | MODE     | R/W  | 00      | The SPI 3.0 specification lists 1 as the low-power functional mode, 2 as the low-power fast resume, and 3 as power-down. This device does not support these modes.<br>0: Normal operation – full power and full performance (default)<br>1: Normal operation – full power and full performance<br>2: Power down - everything is powered down. Only use this setting for brief periods of time to calibrate the on-chip temperature diode measurement. See the <i>Recommended Operating Conditions</i> table for more information.<br>3: Power down - everything is powered down. Only use this setting for brief periods of time to calibrate the on-chip temperature diode measurement. See the <i>Recommended Operating Conditions</i> table for more information. |

#### 7.6.1.1.3 Chip Type Register (address = 0x003) [reset = 0x03]

#### Figure 73. Chip Type Register (CHIP\_TYPE)

| 7 | 6    | 5    | 4 | 3         | 2   | 1 | 0 |
|---|------|------|---|-----------|-----|---|---|
|   | RESE | RVED |   | CHIP_TYPE |     |   |   |
|   | R-0  | 0000 |   |           | R-0 |   |   |

#### Table 26. CHIP\_TYPE Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                         |
|-----|-----------|------|-------|---------------------------------------------------------------------|
| 7-4 | RESERVED  | R    | 0000  | RESERVED                                                            |
| 3-0 | CHIP_TYPE | R    | 0011  | Always returns 0x3, indicating that the device is a high-speed ADC. |

#### 7.6.1.1.4 Chip ID Register (address = 0x004 to 0x005) [reset = 0x0020]

## Figure 74. Chip ID Register (CHIP\_ID)

| 15            | 14      | 13 | 12 | 11 | 10 | 9 | 8 |  |
|---------------|---------|----|----|----|----|---|---|--|
| CHIP_ID[15:8] |         |    |    |    |    |   |   |  |
| R-0x00h       |         |    |    |    |    |   |   |  |
| 7             | 6       | 5  | 4  | 3  | 2  | 1 | 0 |  |
| CHIP_ID[7:0]  |         |    |    |    |    |   |   |  |
|               | R-0x20h |    |    |    |    |   |   |  |

# Table 27. CHIP\_ID Field Descriptions

| Bit  | Field   | Туре | Reset   | Description                                                                           |
|------|---------|------|---------|---------------------------------------------------------------------------------------|
| 15-0 | CHIP_ID | R    | 0x0020h | Always returns 0x0020, indicating that this device is part of the ADC08DJxx00 family. |



#### 7.6.1.1.5 Chip Version Register (address = 0x006) [reset = 0x01]

|              |             |  | 0        | •           | <b>U</b>      | - ,        |   |   |
|--------------|-------------|--|----------|-------------|---------------|------------|---|---|
|              | 7 6 5 4 3 2 |  |          |             |               | 2          | 1 | 0 |
| CHIP_VERSION |             |  |          |             |               |            |   |   |
|              | R-0000 1010 |  |          |             |               |            |   |   |
|              |             |  | Table 28 | . CHIP_VERS | SION Field De | scriptions |   |   |

Figure 75. Chip Version Register (CHIP VERSION)

# Bit Field Type Reset Description 7-0 CHIP\_VERSION R 0000 1010 Chip version, returns 0x0A.

#### 7.6.1.1.6 Vendor Identification Register (address = 0x00C to 0x00D) [reset = 0x0451]

#### Figure 76. Vendor Identification Register (VENDOR\_ID)

| 15              | 14              | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|-----------------|-----------------|----|----|----|----|---|---|--|--|--|
|                 | VENDOR_ID[15:8] |    |    |    |    |   |   |  |  |  |
| R-0x04h         |                 |    |    |    |    |   |   |  |  |  |
| 7 6 5 4 3 2 1 0 |                 |    |    |    |    |   | 0 |  |  |  |
|                 | VENDOR_ID[7:0]  |    |    |    |    |   |   |  |  |  |
|                 | R-0x51h         |    |    |    |    |   |   |  |  |  |

#### Table 29. VENDOR\_ID Field Descriptions

| Bit  | Field     | Туре | Reset   | Description                           |
|------|-----------|------|---------|---------------------------------------|
| 15-0 | VENDOR_ID | R    | 0x0451h | Always returns 0x0451 (TI vendor ID). |

#### 7.6.1.2 User SPI Configuration (0x010 to 0x01F)

#### Table 30. User SPI Configuration Registers

| ADDRESS     | RESET     | ACRONYM  | REGISTER NAME                   | SECTION                                                             |
|-------------|-----------|----------|---------------------------------|---------------------------------------------------------------------|
| 0x010       | 0x00      | USR0     | User SPI Configuration Register | User SPI Configuration Register (address = 0x010) [reset<br>= 0x00] |
| 0x011-0x01F | Undefined | RESERVED | RESERVED                        | _                                                                   |

#### 7.6.1.2.1 User SPI Configuration Register (address = 0x010) [reset = 0x00]

#### Figure 77. User SPI Configuration Register (USR0)

| 7 | 6 | 5 | 4          | 3 | 2 | 1 | 0         |
|---|---|---|------------|---|---|---|-----------|
|   |   |   | RESERVED   |   |   |   | ADDR_HOLD |
|   |   |   | R-0000 000 |   |   |   | R/W-0     |

#### Table 31. USR0 Field Descriptions

| Bit | Field     | Туре | Reset    | Description                                                                                                                                                                                                                                                       |
|-----|-----------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RESERVED  | R/W  | 0000 000 | RESERVED                                                                                                                                                                                                                                                          |
| 0   | ADDR_HOLD | R/W  | 0        | 0: Use the ADDR_ASC bit to define what happens to the<br>address during streaming (default)<br>1: Address remains static throughout streaming operation; this<br>setting is useful for reading/writing calibration vector information<br>at the CAL_DATA register |

# 7.6.1.3 Miscellaneous Analog Registers (0x020 to 0x047)

 Table 32. Miscellaneous Analog Registers

|             | DECET     |            |                                      | SECTION                                                                           |
|-------------|-----------|------------|--------------------------------------|-----------------------------------------------------------------------------------|
| ADDRESS     | RESET     | ACRONYM    | REGISTER NAME                        | SECTION                                                                           |
| 0x020-0x028 | Undefined | RESERVED   | RESERVED                             | —                                                                                 |
| 0x029       | 0x00      | CLK_CTRL0  | Clock Control Register 0             | Clock Control Register 0 (address = 0x029) [reset = 0x00]                         |
| 0x02A       | 0x20      | CLK_CTRL1  | Clock Control Register 1             | Clock Control Register 1 (address = 0x02A) [reset = 0x00]                         |
| 0x02B       | Undefined | RESERVED   | RESERVED                             | —                                                                                 |
| 0x02C-0x02E | Undefined | SYSREF_POS | SYSREF Capture Position Register     | SYSREF Capture Position Register (address = 0x02C-<br>0x02E) [reset = Undefined]  |
| 0x02F       | Undefined | RESERVED   | RESERVED                             | —                                                                                 |
| 0x030-0x031 | 0xA000    | FS_RANGE_A | INA Full-Scale Range Adjust Register | INA Full-Scale Range Adjust Register (address = 0x030-<br>0x031) [reset = 0xA000] |
| 0x032-0x033 | 0xA000    | FS_RANGE_B | INB Full-Scale Range Adjust Register | INB Full-Scale Range Adjust Register (address = 0x032-<br>0x033) [reset = 0xA000] |
| 0x034-0x037 | Undefined | RESERVED   | RESERVED                             | _                                                                                 |
| 0x038       | 0x00      | BG_BYPASS  | Internal Reference Bypass Register   | Internal Reference Bypass Register (address = 0x038)<br>[reset = 0x00]            |
| 0x039-0x03A | Undefined | RESERVED   | RESERVED                             | _                                                                                 |
| 0x03B       | 0x00      | SYNC_CTRL  | TMSTP± Control Register              | TMSTP± Control Register (address = 0x03B) [reset = 0x00]                          |
| 0x03C-0x047 | Undefined | RESERVED   | RESERVED                             | _                                                                                 |

#### 7.6.1.3.1 Clock Control Register 0 (address = 0x029) [reset = 0x00]

#### Figure 78. Clock Control Register 0 (CLK\_CTRL0)

| 7        | 6              | 5              | 4           | 3 | 2     | 1     | 0 |
|----------|----------------|----------------|-------------|---|-------|-------|---|
| RESERVED | SYSREF_PROC_EN | SYSREF_RECV_EN | SYSREF_ZOOM |   | SYSRE | F_SEL |   |
| R/W-0    | R/W-0          | R/W-0          | R/W-0       |   | R/W-  | -0000 |   |

#### Table 33. CLK\_CTRL0 Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                                                  |
|-----|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED       | R/W  | 0     | RESERVED                                                                                                                                                                     |
| 6   | SYSREF_PROC_EN | R/W  | 0     | This bit enables the SYSREF processor. This bit must be set to<br>allow the device to process SYSREF events.<br>SYSREF_RECV_EN must be set before setting<br>SYSREF_PROC_EN. |
| 5   | SYSREF_RECV_EN | R/W  | 0     | Set this bit to enable the SYSREF receiver circuit.                                                                                                                          |
| 4   | SYSREF_ZOOM    | R/W  | 0     | Set this bit to <i>zoom</i> in the SYSREF strobe status (affects SYSREF_POS).                                                                                                |
| 3-0 | SYSREF_SEL     | R/W  | 0000  | Set this field to select which SYSREF delay to use. Set this field based on the results returned by SYSREF_POS. Set this field to 0 to use SYSREF calibration.               |

Copyright © 2018–2020, Texas Instruments Incorporated

www.ti.com



#### 7.6.1.3.2 Clock Control Register 1 (address = 0x02A) [reset = 0x00]

| 7                                      | 6                  | 5        | 4 | 3                                             |        | 2                                          | 1                       | 0               |  |
|----------------------------------------|--------------------|----------|---|-----------------------------------------------|--------|--------------------------------------------|-------------------------|-----------------|--|
|                                        |                    | RESERVED |   |                                               | DEVCLK | LVPECL_EN                                  | SYSREF_LVPECL_EN        | SYSREF_INVERTED |  |
|                                        | R/W-0010 0         |          |   |                                               | R/W-0  | R/W-0                                      | R/W-0                   |                 |  |
| Table 34. CLK_CTRL1 Field Descriptions |                    |          |   |                                               |        |                                            |                         |                 |  |
| Bit                                    | Field              |          |   | Туре                                          | Reset  | Description                                |                         |                 |  |
| 7-3                                    | RESERVE            | D        |   | R/W                                           | 0010 0 | RESERVED                                   | SERVED                  |                 |  |
| 2                                      | 2 DEVCLK_LVPECL_EN |          |   | R/W                                           | 0      | Activate low-voltage PECL mode for DEVCLK. |                         |                 |  |
| 1                                      | SYSREF_L           | VPECL_EN |   | R/W                                           | 0      | Activate low-ve                            | oltage PECL mode for SY | SREF.           |  |
| 0 SYSREF_INVERTED R/W 0                |                    |          | 0 | Inverts the SYSREF signal used for alignment. |        |                                            |                         |                 |  |

#### Figure 79. Clock Control Register 1 (CLK\_CTRL1)

#### 7.6.1.3.3 SYSREF Capture Position Register (address = 0x02C-0x02E) [reset = Undefined]

#### Figure 80. SYSREF Capture Position Register (SYSREF\_POS)

| 23                    | 22              | 21 | 20    | 19      | 18 | 17 | 16 |  |
|-----------------------|-----------------|----|-------|---------|----|----|----|--|
| SYSREF_POS[23:16]     |                 |    |       |         |    |    |    |  |
| R-Undefined           |                 |    |       |         |    |    |    |  |
| 15 14 13 12 11 10 9 8 |                 |    |       |         |    | 8  |    |  |
| SYSREF_POS[15:8]      |                 |    |       |         |    |    |    |  |
|                       |                 |    | R-Und | lefined |    |    |    |  |
| 7 6 5 4 3 2 1 0       |                 |    |       |         |    | 0  |    |  |
|                       | SYSREF_POS[7:0] |    |       |         |    |    |    |  |
|                       |                 |    | R-Und | lefined |    |    |    |  |

#### Table 35. SYSREF\_POS Field Descriptions

| Bit  | Field      | Туре | Reset | Description                                                                                                                                           |
|------|------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23-0 | SYSREF_POS | R    |       | This field returns a 24-bit status value that indicates the position of the SYSREF edge with respect to DEVCLK. Use this field to program SYSREF_SEL. |

#### 7.6.1.3.4 INA Full-Scale Range Adjust Register (address = 0x030-0x031) [reset = 0xA000]

#### Figure 81. INA Full-Scale Range Adjust Register (FS\_RANGE\_A)

| 15               | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |
|------------------|----|----|----|----|----|---|---|--|
| FS_RANGE_A[15:8] |    |    |    |    |    |   |   |  |
| R/W-0xA0h        |    |    |    |    |    |   |   |  |
| 7                | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |
| FS_RANGE_A[7:0]  |    |    |    |    |    |   |   |  |
| R/W-0x00h        |    |    |    |    |    |   |   |  |

## Table 36. FS\_RANGE\_A Field Descriptions

| Bit  | Field      | Туре | Reset   | Description                                                                                                                                                                                                                                                                               |
|------|------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | FS_RANGE_A | R/W  | 0xA000h | This field enables adjustment of the analog full-scale range for INA.<br>0x0000: Settings below 0x2000 may result in degraded device performance<br>0x2000: 500 mV <sub>PP</sub> - Recommended minimum setting<br>0xA000: 800 mV <sub>PP</sub> (default)<br>0xFFFF: 1000 mV <sub>PP</sub> |

#### 7.6.1.3.5 INB Full-Scale Range Adjust Register (address = 0x032-0x033) [reset = 0xA000]

| 15               | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |
|------------------|----|----|----|----|----|---|---|--|
| FS_RANGE_B[15:8] |    |    |    |    |    |   |   |  |
| R/W-0xA0         |    |    |    |    |    |   |   |  |
| 7                | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |
| FS_RANGE_B[7:0]  |    |    |    |    |    |   |   |  |
| R/W-0x00         |    |    |    |    |    |   |   |  |

Figure 82. INB Full Scale Range Adjust Register (FS\_RANGE\_B)

## Table 37. FS\_RANGE\_B Field Descriptions

| Bit  | Field      | Туре | Reset   | Description                                                                                                                                                                                                                                                                               |
|------|------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | FS_RANGE_B | R/W  | 0xA000h | This field enables adjustment of the analog full-scale range for INB.<br>0x0000: Settings below 0x2000 may result in degraded device performance<br>0x2000: 500 mV <sub>PP</sub> - Recommended minimum setting<br>0xA000: 800 mV <sub>PP</sub> (default)<br>0xFFFF: 1000 mV <sub>PP</sub> |

#### 7.6.1.3.6 Internal Reference Bypass Register (address = 0x038) [reset = 0x00]

#### Figure 83. Internal Reference Bypass Register (BG\_BYPASS)

| 7 | 6            | 5         | 4 | 3 | 2 | 1 | 0 |
|---|--------------|-----------|---|---|---|---|---|
|   |              | BG_BYPASS |   |   |   |   |   |
|   | R/W-0000 000 |           |   |   |   |   |   |

#### Table 38. BG\_BYPASS Field Descriptions

| Bit | Field     | Ту | уре | Reset    | Description                                                                        |
|-----|-----------|----|-----|----------|------------------------------------------------------------------------------------|
| 7-1 | RESERVED  | R/ | z/W | 0000 000 | RESERVED                                                                           |
| 0   | BG_BYPASS | R/ | 2/W |          | When set, VA11 is used as the voltage reference instead of the internal reference. |

#### 7.6.1.3.7 TMSTP± Control Register (address = 0x03B) [reset = 0x00]

#### Figure 84. TMSTP± Control Register (TMSTP\_CTRL)

| 7 | 6 | 5      | 4     | 3 | 2 | 1               | 0             |
|---|---|--------|-------|---|---|-----------------|---------------|
|   |   | RESE   | RVED  |   |   | TMSTP_LVPECL_EN | TMSTP_RECV_EN |
|   |   | R/W-00 | 00 00 |   |   | R/W-0           | R/W-0         |

#### Table 39. TMSTP\_CTRL Field Descriptions

| Bit | Field           | Туре | Reset   | Description                                                                                    |
|-----|-----------------|------|---------|------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED        | R/W  | 0000 00 | RESERVED                                                                                       |
| 1   | TMSTP_LVPECL_EN | R/W  | 0       | When set, this bit activates the low-voltage PECL mode for the differential TMSTP $\pm$ input. |
| 0   | TMSTP_RECV_EN   | R/W  | 0       | This bit enables the differential TMSTP± input.                                                |

STRUMENTS

XAS

# 7.6.1.4 Serializer Registers (0x048 to 0x05F)

| Table 40. Se | ializer R | egisters |
|--------------|-----------|----------|
|--------------|-----------|----------|

| ADDRESS     | RESET     | ACRONYM  | REGISTER NAME                               | SECTION                                                                   |
|-------------|-----------|----------|---------------------------------------------|---------------------------------------------------------------------------|
| 0x048       | 0x00      | SER_PE   | Serializer Pre-Emphasis Control<br>Register | Serializer Pre-Emphasis Control Register (address = 0x048) [reset = 0x00] |
| 0x049-0x05F | Undefined | RESERVED | RESERVED                                    | _                                                                         |

# 7.6.1.4.1 Serializer Pre-Emphasis Control Register (address = 0x048) [reset = 0x00]

# Figure 85. Serializer Pre-Emphasis Control Register (SER\_PE)

| 7 | 6    | 5    | 4 | 3      | 2    | 1    | 0 |
|---|------|------|---|--------|------|------|---|
|   | RESE | RVED |   | SER_PE |      |      |   |
|   | R/W- | 0000 |   |        | R/W- | 0000 |   |

# Table 41. SER\_PE Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                 |
|-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | RESERVED | R/W  | 0000  | RESERVED                                                                                                                                                                    |
| 3-0 | SER_PE   | R/W  | 0000  | This field sets the pre-emphasis for the serial lanes to compensate for the low-pass response of the PCB trace. This setting is a global setting that affects all 16 lanes. |

# 7.6.1.5 Calibration Registers (0x060 to 0x0FF)

# Table 42. Calibration Registers

| ADDRESS     | RESET     | ACRONYM       | REGISTER NAME                                                                           | SECTION                                                                                                                  |
|-------------|-----------|---------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 0x060       | 0x01      | INPUT_MUX     | Input Mux Control Register                                                              | Input Mux Control Register (address = 0x060) [reset =<br>0x01]                                                           |
| 0x061       | 0x01      | CAL_EN        | Calibration Enable Register                                                             | Calibration Enable Register (address = 0x061) [reset = 0x01]                                                             |
| 0x062       | 0x01      | CAL_CFG0      | Calibration Configuration 0 Register                                                    | Calibration Configuration 0 Register (address = 0x062)<br>[reset = 0x01]                                                 |
| 0x063-0x069 | Undefined | RESERVED      | RESERVED                                                                                | _                                                                                                                        |
| 0x06A       | Undefined | CAL_STATUS    | Calibration Status Register                                                             | Calibration Status Register (address = 0x06A) [reset =<br>Undefined]                                                     |
| 0x06B       | 0x00      | CAL_PIN_CFG   | Calibration Pin Configuration<br>Register                                               | Calibration Pin Configuration Register (address = 0x06B)<br>[reset = 0x00]                                               |
| 0x06C       | 0x01      | CAL_SOFT_TRIG | Calibration Software Trigger Register                                                   | Calibration Software Trigger Register (address = 0x06C)<br>[reset = 0x01]                                                |
| 0x06D       | Undefined | RESERVED      | RESERVED                                                                                | _                                                                                                                        |
| 0x06E       | 0x88      | CAL_LP        | Low-Power Background Calibration Register                                               | Low-Power Background Calibration Register (address = 0x06E) [reset = 0x88]                                               |
| 0x06F       | Undefined | RESERVED      | RESERVED                                                                                | _                                                                                                                        |
| 0x070       | 0x00      | CAL_DATA_EN   | Calibration Data Enable Register                                                        | Calibration Data Enable Register (address = 0x070) [rese<br>= 0x00]                                                      |
| 0x071       | Undefined | CAL_DATA      | Calibration Data Register                                                               | Calibration Data Register (address = 0x071) [reset =<br>Undefined]                                                       |
| 0x072-0x079 | Undefined | RESERVED      | RESERVED                                                                                | _                                                                                                                        |
| 0x07A       | Undefined | GAIN_TRIM_A   | Channel A Gain Trim Register                                                            | Channel A Gain Trim Register (address = 0x07A) [reset =<br>Undefined]                                                    |
| 0x07B       | Undefined | GAIN_TRIM_B   | Channel B Gain Trim Register                                                            | Channel B Gain Trim Register (address = 0x07B) [reset =<br>Undefined]                                                    |
| 0x07C       | Undefined | BG_TRIM       | Band-Gap Reference Trim Register                                                        | Band-Gap Reference Trim Register (address = 0x07C)<br>[reset = Undefined]                                                |
| 0x07D       | Undefined | RESERVED      | RESERVED                                                                                | _                                                                                                                        |
| 0x07E       | Undefined | RTRIM_A       | VINA Input Resistor Trim Register                                                       | VINA Input Resistor Trim Register (address = 0x07E)<br>[reset = Undefined]                                               |
| 0x07F       | Undefined | RTRIM_B       | VINB Input Resistor Trim Register                                                       | VINB Input Resistor Trim Register (address = 0x07F)<br>[reset = Undefined]                                               |
| 0x080       | Undefined | TADJ_A_FG90   | Timing Adjustment for A-ADC,<br>Single-Channel Mode, Foreground<br>Calibration Register | Timing Adjust for A-ADC, Single-Channel Mode,<br>Foreground Calibration Register (address = 0x080) [rese<br>= Undefined] |
| 0x081       | Undefined | TADJ_B_FG0    | Timing Adjustment for B-ADC,<br>Single-Channel Mode, Foreground<br>Calibration Register | Timing Adjust for B-ADC, Single-Channel Mode,<br>Foreground Calibration Register (address = 0x081) [rese<br>= Undefined] |
| 0x082       | Undefined | TADJ_A_BG90   | Timing Adjustment for A-ADC,<br>Single-Channel Mode, Background<br>Calibration Register | Timing Adjust for A-ADC, Single-Channel Mode,<br>Background Calibration Register (address = 0x082) [rese<br>= Undefined] |
| 0x083       | Undefined | TADJ_C_BG0    | Timing Adjustment for C-ADC,<br>Single-Channel Mode, Background<br>Calibration Register | Timing Adjust for C-ADC, Single-Channel Mode,<br>Background Calibration Register (address = 0x084) [rese<br>= Undefined] |
| 0x084       | Undefined | TADJ_C_BG90   | Timing Adjustment for C-ADC,<br>Single-Channel Mode, Background<br>Calibration Register | Timing Adjust for C-ADC, Single-Channel Mode,<br>Background Calibration Register (address = 0x084) [rese<br>= Undefined] |
| 0x085       | Undefined | TADJ_B_BG0    | Timing Adjustment for B-ADC,<br>Single-Channel Mode, Background<br>Calibration Register | Timing Adjust for B-ADC, Single-Channel Mode,<br>Background Calibration Register (address = 0x085) [rese<br>= Undefined] |
| 0x086       | Undefined | TADJ_A        | Timing Adjustment for A-ADC, Dual-<br>Channel Mode Register                             | Timing Adjust for A-ADC, Dual-Channel Mode Register<br>(address = 0x086) [reset = Undefined]                             |
| 0x087       | Undefined | TADJ_CA       | Timing Adjustment for C-ADC Acting<br>for A-ADC, Dual-Channel Mode<br>Register          | Timing Adjust for C-ADC Acting for A-ADC, Dual-Channe<br>Mode Register (address = 0x087) [reset = Undefined]             |
| 0x088       | Undefined | TADJ_CB       | Timing Adjustment for C-ADC Acting for B-ADC, Dual-Channel Mode Register                | Timing Adjust for C-ADC Acting for B-ADC, Dual-Channe<br>Mode Register (address = 0x088) [reset = Undefined]             |

74

www.ti.com

# TEXAS INSTRUMENTS

#### ADC08DJ3200 SLVSDR1A – FEBRUARY 2018 – REVISED APRIL 2020

#### www.ti.com

|             |           | Table 42   | 2. Calibration Registers (co                                | ntinued)                                                                                     |
|-------------|-----------|------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| ADDRESS     | RESET     | ACRONYM    | REGISTER NAME                                               | SECTION                                                                                      |
| 0x089       | Undefined | TADJ_B     | Timing Adjustment for B-ADC, Dual-<br>Channel Mode Register | Timing Adjust for B-ADC, Dual-Channel Mode Register<br>(address = 0x089) [reset = Undefined] |
| 0x08A-0x08B | Undefined | OADJ_A_INA | Offset Adjustment for A-ADC and INA Register                | Offset Adjustment for A-ADC and INA Register (address = 0x08A-0x08B) [reset = Undefined]     |
| 0x08C-0x08D | Undefined | OADJ_A_INB | Offset Adjustment for A-ADC and INB Register                | Offset Adjustment for A-ADC and INB Register (address = 0x08C-0x08D) [reset = Undefined]     |
| 0x08E-0x08F | Undefined | OADJ_C_INA | Offset Adjustment for C-ADC and INA Register                | Offset Adjustment for C-ADC and INA Register (address = 0x08E-0x08F) [reset = Undefined]     |
| 0x090-0x091 | Undefined | OADJ_C_INB | Offset Adjustment for C-ADC and<br>INB Register             | Offset Adjustment for C-ADC and INB Register (address = 0x090-0x091) [reset = Undefined]     |
| 0x092-0x093 | Undefined | OADJ_B_INA | Offset Adjustment for B-ADC and INA Register                | Offset Adjustment for B-ADC and INA Register (address = 0x092-0x093) [reset = Undefined]     |
| 0x094-0x095 | Undefined | OADJ_B_INB | Offset Adjustment for B-ADC and INB Register                | Offset Adjustment for B-ADC and INB Register (address = 0x094-0x095) [reset = Undefined]     |
| 0x096       | Undefined | RESERVED   | RESERVED                                                    | _                                                                                            |
| 0x097       | 0x00      | 0SFILT0    | Offset Filtering Control 0                                  | Offset Filtering Control 0 Register (address = 0x097)<br>[reset = 0x00]                      |
| 0x098       | 0x33      | OSFILT1    | Offset Filtering Control 1                                  | Offset Filtering Control 1 Register (address = 0x098)<br>[reset = 0x33]                      |
| 0x099-0x0FF | Undefined | RESERVED   | RESERVED                                                    | _                                                                                            |

# 7.6.1.5.1 Input Mux Control Register (address = 0x060) [reset = 0x01]

# Figure 86. Input Mux Control Register (INPUT\_MUX)

| 7 | 6        | 5 | 4          | 3    | 2    | 1      | 0      |
|---|----------|---|------------|------|------|--------|--------|
|   | RESERVED |   | DUAL_INPUT | RESE | RVED | SINGLE | _INPUT |
|   | R/W-000  |   | R/W-0      | R/W  | /-00 | R/W    | -01    |

# Table 43. INPUT\_MUX Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                                               |
|-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | RESERVED     | R/W  | 000   | RESERVED                                                                                                                                                                                                                                                                                  |
| 4   | DUAL_INPUT   | R/W  | 0     | <ul> <li>This bit selects inputs for dual-channel modes. If JMODE is selecting a single-channel mode, this register has no effect.</li> <li>0: A channel samples INA, B channel samples INB (no swap, default)</li> <li>1: A channel samples INB, B channel samples INA (swap)</li> </ul> |
| 3-2 | RESERVED     | R/W  | 00    | RESERVED                                                                                                                                                                                                                                                                                  |
| 1-0 | SINGLE_INPUT | R/W  | 01    | Thid field defines which input is sampled in single-channel<br>mode. If JMODE is not selecting a single-channel mode, this<br>register has no effect.<br>0: Reserved<br>1: INA is used (default)<br>2: INB is used<br>3: Reserved                                                         |

STRUMENTS

XAS

# 7.6.1.5.2 Calibration Enable Register (address = 0x061) [reset = 0x01]

# Figure 87. Calibration Enable Register (CAL\_EN)

| 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 |
|---|--------------|---|---|---|---|---|---|
|   | RESERVED     |   |   |   |   |   |   |
|   | R/W-0000 000 |   |   |   |   |   |   |

#### Table 44. CAL\_EN Field Descriptions

| Bit | Field    | Туре | Reset    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RESERVED | R/W  | 0000 000 | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0   | CAL_EN   | R/W  | 1        | Calibration enable. Set this bit high to run calibration. Set this bit<br>low to hold the calibration in reset to program new calibration<br>settings. Clearing CAL_EN also resets the clock dividers that<br>clock the digital block and JESD204B interface.<br>Some calibration registers require clearing CAL_EN before<br>making any changes. All registers with this requirement contain<br>a note in their descriptions. After changing the registers, set<br>CAL_EN to re-run calibration with the new settings.<br>Always set CAL_EN before setting JESD_EN. Always clear<br>JESD_EN before clearing CAL_EN. |

#### 7.6.1.5.3 Calibration Configuration 0 Register (address = 0x062) [reset = 0x01]

Only change this register when CAL\_EN is 0.

# Figure 88. Calibration Configuration 0 Register (CAL\_CFG0)

| 7 | 6        | 5 | 4          | 3        | 2      | 1      | 0      |
|---|----------|---|------------|----------|--------|--------|--------|
|   | RESERVED |   | CAL_OSFILT | CAL_BGOS | CAL_OS | CAL_BG | CAL_FG |
|   | R/W-000  |   | R/W-0      | R/W-0    | R/W-0  | R/W-0  | R/W-1  |

# Table 45. CAL\_CFG0 Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                    |
|-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | RESERVED   | R/W  | 0000  | RESERVED                                                                                                                                                       |
| 4   | CAL_OSFILT | R/W  | 0     | Enable offset filtering by setting this bit high.                                                                                                              |
| 3   | CAL_BGOS   | R/W  | 0     | 0 : Disables background offset calibration (default)<br>1: Enables background offset calibration (requires CAL_BG to<br>be set).                               |
| 2   | CAL_OS     | R/W  | 0     | 0 : Disables foreground offset calibration (default)<br>1: Enables foreground offset calibration (requires CAL_FG to be<br>set)                                |
| 1   | CAL_BG     | R/W  | 0     | 0 : Disables background calibration (default)<br>1: Enables background calibration                                                                             |
| 0   | CAL_FG     | R/W  | 1     | <ul><li>0 : Resets calibration values, skips foreground calibration</li><li>1: Resets calibration values, then runs foreground calibration (default)</li></ul> |



#### 7.6.1.5.4 Calibration Status Register (address = 0x06A) [reset = Undefined]

# Figure 89. Calibration Status Register (CAL\_STATUS)

| 1 | 6 | 5    | 5 4 3 2 |             | 1       | 0 |
|---|---|------|---------|-------------|---------|---|
|   |   | RESE | RVED    | CAL_STOPPED | FG_DONE |   |
|   |   | F    | R       | R           |         |   |

#### Table 46. CAL\_STATUS Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                                                 |
|-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED    | R    |       | RESERVED                                                                                                                                                                                                                                                                                    |
| 1   | CAL_STOPPED | R    |       | This bit returns a 1 when the background calibration has<br>successfully stopped at the requested phase. This bit returns a 0<br>when calibration starts operating again. If background calibration<br>is disabled, this bit is set when foreground calibration is<br>completed or skipped. |
| 0   | FG_DONE     | R    |       | This bit is set high when the foreground calibration completes.                                                                                                                                                                                                                             |

#### 7.6.1.5.5 Calibration Pin Configuration Register (address = 0x06B) [reset = 0x00]

#### Figure 90. Calibration Pin Configuration Register (CAL\_PIN\_CFG)

| 7 | 6 | 5          | 4 | 3 | 2       | 1       | 0           |
|---|---|------------|---|---|---------|---------|-------------|
|   |   | RESERVED   |   |   | CAL_STA | TUS_SEL | CAL_TRIG_EN |
|   |   | R/W-0000 0 |   |   | R/V     | V-00    | R/W-0       |

#### Table 47. CAL\_PIN\_CFG Field Descriptions

| Bit | Field          | Туре | Reset  | Description                                                                                                                                                                                                                                                                    |
|-----|----------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | RESERVED       | R/W  | 0000 0 | RESERVED                                                                                                                                                                                                                                                                       |
| 2-1 | CAL_STATUS_SEL | R/W  | 00     | 0: CALSTAT output pin matches FG_DONE<br>1: RESERVED<br>2: CALSTAT output pin matches ALARM<br>3: CALSTAT output pin is always low                                                                                                                                             |
| 0   | CAL_TRIG_EN    | R/W  | 0      | Choose the hardware or software trigger source with this bit.<br>0: Use the CAL_SOFT_TRIG register for the calibration trigger;<br>the CAL_TRIG input is disabled (ignored)<br>1: Use the CAL_TRIG input for the calibration trigger; the<br>CAL_SOFT_TRIG register is ignored |

#### 7.6.1.5.6 Calibration Software Trigger Register (address = 0x06C) [reset = 0x01]

# Figure 91. Calibration Software Trigger Register (CAL\_SOFT\_TRIG)

| 7 | 6        | 5 | 4            | 3 | 2 | 1 | 0             |
|---|----------|---|--------------|---|---|---|---------------|
|   | RESERVED |   |              |   |   |   | CAL_SOFT_TRIG |
|   |          |   | R/W-0000 000 |   |   |   | R/W-1         |

# Table 48. CAL\_SOFT\_TRIG Field Descriptions

| Bit | Field         | Туре | Reset    | Description                                                                                                                                                                                                                                                       |
|-----|---------------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RESERVED      | R/W  | 0000 000 | RESERVED                                                                                                                                                                                                                                                          |
| 0   | CAL_SOFT_TRIG | R/W  | 1        | CAL_SOFT_TRIG is a software bit to provide functionality of the CAL_TRIG input. Program CAL_TRIG_EN = 0 to use CAL_SOFT_TRIG for the calibration trigger. If no calibration trigger is needed, leave CAL_TRIG_EN = 0 and CAL_SOFT_TRIG = 1 (trigger is set high). |

www.ti.com

RUMENTS

AS

# 7.6.1.5.7 Low-Power Background Calibration Register (address = 0x06E) [reset = 0x88]

| 7   | 6            | 5     | 4        |                                                                         | 3 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                     | 0                               |  |
|-----|--------------|-------|----------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--|
|     | LP_SLEEP_DLY |       | LP       | _WAKE_DLY                                                               | RESERVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | D LP_TRIG                                                                                                                                                                                                                             | LP_EN                           |  |
|     | R/W-010      |       |          | R/W-01                                                                  | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W-0                                                                                                                                                                                                                                 | R/W-0                           |  |
|     |              | Table | 949. CAL | _LP Field [                                                             | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                       |                                 |  |
| Bit | Field        | Т     | ype R    | eset Des                                                                | scription                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                       |                                 |  |
| 7-5 | LP_SLEEP_DLY | F     | R/W 01   | (on<br>4 a<br>red<br>0: \$<br>1: \$<br>2: \$<br>3: \$<br>4: \$<br>5: \$ | ust how long an ADC s<br>ly applies when LP_EN<br>re not recommended by<br>uction benefits.<br>Sleep delay = $(2^3 + 1) \times$<br>Sleep delay = $(2^{15} + 1)$<br>Sleep delay = $(2^{21} + 1)$<br>Sleep delay = $(2^{24} + 1)$<br>proximately 1338 ms wi<br>Sleep delay = $(2^{27} + 1)$<br>Sleep delay = $(2^{30} + 1)$<br>Sleep delay = $(2^{31} + 1)$                                                                                                                                                                                                                           | = 1 and LP_TRIG =<br>2266 × t <sub>DEVCLK</sub><br>× 256 × t <sub>DEVCLK</sub><br>× 256 × t <sub>DEVCLK</sub><br>× 256 × t <sub>DEVCLK</sub><br>× 256 × t <sub>DEVCLK</sub> : dei<br>h a 3.2-GHz clock<br>× 256 × t <sub>DEVCLK</sub> | 0). Values below<br>erall power |  |
| 4-3 | LP_WAKE_DLY  | F     | R/W 01   | an<br>low<br>tim<br>0:W<br>1: \<br>app<br>2: \                          | Adjust how much time is given up for settling before calibrating<br>an ADC after wake-up (only applies when LP_EN = 1). Values<br>lower than 1 are not recommended because there is insufficien<br>time for the core to stabilize before calibration begins.<br>0:Wake Delay = $(2^3 + 1) \times 256 \times t_{DEVCLK}$<br>1: Wake Delay = $(2^{18} + 1) \times 256 \times t_{DEVCLK}$<br>2: Wake Delay = $(2^{21} + 1) \times 256 \times t_{DEVCLK}$<br>3: Wake Delay = $(2^{24} + 1) \times 256 \times t_{DEVCLK}$<br>3: Wake Delay = $(2^{24} + 1) \times 256 \times t_{DEVCLK}$ |                                                                                                                                                                                                                                       |                                 |  |
| 2   | RESERVED     | F     | R/W 0    | RE                                                                      | SERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                       |                                 |  |
| 1   | LP_TRIG      | 7     | R/W 0    | mo<br>1: <i>I</i>                                                       | ADCs sleep until woken<br>calibration trigger (CAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | by a trigger; an ADC                                                                                                                                                                                                                  | C is awoken when                |  |
| 0   | LP_EN        | R     | R/W 0    | 1: E                                                                    | Disables low-power bac<br>Enables low-power bacl<br>L_BG = 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                       |                                 |  |

# Figure 92. Low-Power Background Calibration Register (CAL\_LP)

7.6.1.5.8 Calibration Data Enable Register (address = 0x070) [reset = 0x00]

# Figure 93. Calibration Data Enable Register (CAL\_DATA\_EN)

| 7 | 6        | 5 | 4            | 3 | 2 | 1 | 0     |
|---|----------|---|--------------|---|---|---|-------|
|   | RESERVED |   |              |   |   |   |       |
|   |          |   | R/W-0000 000 |   |   |   | R/W-0 |

# Table 50. CAL\_DATA\_EN Field Descriptions

| Bit | Field       | Туре | Reset   | Description                                                                                                                                                   |
|-----|-------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RESERVED    | R/W  | 000 000 | RESERVED                                                                                                                                                      |
| 0   | CAL_DATA_EN | R/W  |         | Set this bit to enable the CAL_DATA register to enable reading<br>and writing of calibration data; see the calibration data register<br>for more information. |



# 7.6.1.5.9 Calibration Data Register (address = 0x071) [reset = Undefined]

|          |     | U |   |   | , |   |   |  |  |  |
|----------|-----|---|---|---|---|---|---|--|--|--|
| 7        | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
| CAL_DATA |     |   |   |   |   |   |   |  |  |  |
|          | R/W |   |   |   |   |   |   |  |  |  |

# Figure 94. Calibration Data Register (CAL\_DATA)

# Table 51. CAL\_DATA Field Descriptions

| Bit | Field    | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|----------|------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | CAL_DATA | R/W  | Undefined | After setting CAL_DATA_EN, repeated reads of this register<br>return all calibration values for the ADCs. Repeated writes of this<br>register input all calibration values for the ADCs. To read the<br>calibration data, read the register 673 times. To write the vector,<br>write the register 673 times with previously stored calibration<br>data.<br>To speed up the read/write operation, set ADDR_HOLD = 1 and<br>use the streaming read or write process.<br>Accessing the CAL_DATA register when CAL_STOPPED = 0<br>corrupts the calibration. Also, stopping the process before<br>reading or writing 673 times leaved the calibration data in an<br>invalid state. |

#### 7.6.1.5.10 Channel A Gain Trim Register (address = 0x07A) [reset = Undefined]

# Figure 95. Channel A Gain Trim Register (GAIN\_TRIM\_A)

| 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|---|---|---|---|---|---|---|--|--|
| GAIN_TRIM_A |   |   |   |   |   |   |   |  |  |
| <br>R/W     |   |   |   |   |   |   |   |  |  |

#### Table 52. GAIN\_TRIM\_A Field Descriptions

| Bit | Field       | Туре | Reset     | Description                                                                                                                |
|-----|-------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------|
| 7-0 | GAIN_TRIM_A | R/W  | Undefined | This register enables gain trim of channel A. After reset, the factory-trimmed value can be read and adjusted as required. |

# 7.6.1.5.11 Channel B Gain Trim Register (address = 0x07B) [reset = Undefined]

### Figure 96. Channel B Gain Trim Register (GAIN\_TRIM\_B)

| 7           | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|-----|---|---|---|---|---|---|--|--|
| GAIN_TRIM_B |     |   |   |   |   |   |   |  |  |
|             | R/W |   |   |   |   |   |   |  |  |

# Table 53. GAIN\_TRIM\_B Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------|
| 7-0 | GAIN_TRIM_B | R/W  |       | This register enables gain trim of channel B. After reset, the factory-trimmed value can be read and adjusted as required. |
|     |             |      |       | actory-trimmed value can be read and adjusted as required.                                                                 |

TRUMENTS

XAS

# 7.6.1.5.12 Band-Gap Reference Trim Register (address = 0x07C) [reset = Undefined]

# Figure 97. Band-Gap Reference Trim Register (BG\_TRIM)

| 7 | 6        | 5 | 4 | 3 | 2       | 1 | 0 |  |  |
|---|----------|---|---|---|---------|---|---|--|--|
|   | RESERVED |   |   |   | BG_TRIM |   |   |  |  |
|   | R/W-0000 |   |   |   | R/      | W |   |  |  |

#### Table 54. BG\_TRIM Field Descriptions

| Bit | Field    | Туре | Reset     | Description                                                                                                                                       |
|-----|----------|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | RESERVED | R/W  | 0000      | RESERVED                                                                                                                                          |
| 3-0 | BG_TRIM  | R/W  | Undefined | This register enables the internal band-gap reference to be trimmed. After reset, the factory-trimmed value can be read and adjusted as required. |

#### 7.6.1.5.13 VINA Input Resistor Trim Register (address = 0x07E) [reset = Undefined]

#### Figure 98. VINA Input Resistor Trim Register (RTRIM\_A)

| 7     | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|-------|---|---|---|----|---|---|---|
| RTRIM |   |   |   |    |   |   |   |
|       |   |   | R | /W |   |   |   |

# Table 55. RTRIM\_A Field Descriptions

| Bit | Field   | Туре | Reset     | Description                                                                                                                              |
|-----|---------|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | RTRIM_A | R/W  | Undefined | This register controls the VINA ADC input termination trim. After reset, the factory-trimmed value can be read and adjusted as required. |

#### 7.6.1.5.14 VINB Input Resistor Trim Register (address = 0x07F) [reset = Undefined]

# Figure 99. VINB Input Resistor Trim Register (RTRIM\_B)

| 7     | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|-------|---|---|---|----|---|---|---|
| RTRIM |   |   |   |    |   |   |   |
|       |   |   | R | /W |   |   |   |

# Table 56. RTRIM\_B Field Descriptions

| Bit | Field   | Туре | Reset     | Description                                                                                                                              |
|-----|---------|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | RTRIM_B | R/W  | Undefined | This register controls the VINB ADC input termination trim. After reset, the factory-trimmed value can be read and adjusted as required. |



# 7.6.1.5.15 Timing Adjust for A-ADC, Single-Channel Mode, Foreground Calibration Register (address = 0x080) [reset = Undefined]

# Figure 100. Register (TADJ\_A\_FG90)

| 7           | 6 | 5 | 4  | 3  | 2 | 1 | 0 |  |
|-------------|---|---|----|----|---|---|---|--|
| TADJ_A_FG90 |   |   |    |    |   |   |   |  |
|             |   |   | R/ | /W |   |   |   |  |

# Table 57. TADJ\_A\_FG90 Field Descriptions

|     |             |      |           | -                                                                                                                                                                                                                                                                                                                    |
|-----|-------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field       | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                          |
| 7-0 | TADJ_A_FG90 | R/W  | Undefined | This register (and other subsequent TADJ* registers) are used<br>to adjust the sampling instant of each ADC core. Different TADJ<br>registers apply to different ADCs under different modes or<br>phases of background calibration. After reset, the factory-<br>trimmed value can be read and adjusted as required. |

# 7.6.1.5.16 Timing Adjust for B-ADC, Single-Channel Mode, Foreground Calibration Register (address = 0x081) [reset = Undefined]

# Figure 101. Register (TADJ\_B\_FG0)

| 7          | 6 | 5 | 4 | 3  | 2 | 1 | 0 |  |
|------------|---|---|---|----|---|---|---|--|
| TADJ_B_FG0 |   |   |   |    |   |   |   |  |
|            |   |   | R | /W |   |   |   |  |

#### Table 58. TADJ\_B\_FG0 Field Descriptions

| Bit | Field      | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                          |
|-----|------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TADJ_B_FG0 | R/W  | Undefined | This register (and other subsequent TADJ* registers) are used<br>to adjust the sampling instant of each ADC core. Different TADJ<br>registers apply to different ADCs under different modes or<br>phases of background calibration. After reset, the factory-<br>trimmed value can be read and adjusted as required. |

#### 7.6.1.5.17 Timing Adjust for A-ADC, Single-Channel Mode, Background Calibration Register (address = 0x082) [reset = Undefined]

# Figure 102. Register (TADJ\_A\_BG90)

| 7           | 6 | 5 | 4  | 3 | 2 | 1 | 0 |  |
|-------------|---|---|----|---|---|---|---|--|
| TADJ_A_BG90 |   |   |    |   |   |   |   |  |
|             |   |   | R/ |   |   |   |   |  |

#### Table 59. TADJ\_B\_FG0 Field Descriptions

| Bit | Field       | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                          |
|-----|-------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TADJ_A_BG90 | R/W  | Undefined | This register (and other subsequent TADJ* registers) are used<br>to adjust the sampling instant of each ADC core. Different TADJ<br>registers apply to different ADCs under different modes or<br>phases of background calibration. After reset, the factory-<br>trimmed value can be read and adjusted as required. |

TRUMENTS

**XAS** 

#### 7.6.1.5.18 Timing Adjust for C-ADC, Single-Channel Mode, Background Calibration Register (address = 0x083) [reset = Undefined]

# Figure 103. Timing Adjust for C-ADC, Single-Channel Mode, Background Calibration Register (TADJ\_C\_BG0)

| 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|------------|---|---|---|---|---|---|---|--|
| TADJ_C_BG0 |   |   |   |   |   |   |   |  |
| R/W        |   |   |   |   |   |   |   |  |

### Table 60. TADJ\_B\_FG0 Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                          |
|-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TADJ_C_BG0 | R/W  |       | This register (and other subsequent TADJ* registers) are used<br>to adjust the sampling instant of each ADC core. Different TADJ<br>registers apply to different ADCs under different modes or<br>phases of background calibration. After reset, the factory-<br>trimmed value can be read and adjusted as required. |

### 7.6.1.5.19 Timing Adjust for C-ADC, Single-Channel Mode, Background Calibration Register (address = 0x084) [reset = Undefined]

# Figure 104. Timing Adjust for C-ADC, Single-Channel Mode, Background Calibration Register (TADJ\_C\_BG90)

| 7           | 6 | 5 | 4  | 3 | 2 | 1 | 0 |  |
|-------------|---|---|----|---|---|---|---|--|
| TADJ_C_BG90 |   |   |    |   |   |   |   |  |
|             |   |   | R/ | W |   |   |   |  |

# Table 61. TADJ\_B\_FG0 Field Descriptions

| Bit | Field       | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                          |
|-----|-------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TADJ_C_BG90 | R/W  | Undefined | This register (and other subsequent TADJ* registers) are used<br>to adjust the sampling instant of each ADC core. Different TADJ<br>registers apply to different ADCs under different modes or<br>phases of background calibration. After reset, the factory-<br>trimmed value can be read and adjusted as required. |

# 7.6.1.5.20 Timing Adjust for B-ADC, Single-Channel Mode, Background Calibration Register (address = 0x085) [reset = Undefined]

# Figure 105. Timing Adjust for B-ADC, Single-Channel Mode, Background Calibration Register (TADJ\_B\_BG0)

| 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---|------------|---|---|---|---|---|---|--|--|
|   | TADJ_B_BG0 |   |   |   |   |   |   |  |  |
|   | R/W        |   |   |   |   |   |   |  |  |

# Table 62. TADJ\_B\_FG0 Field Descriptions

| Bit | Field      | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                          |
|-----|------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TADJ_B_BG0 | R/W  | Undefined | This register (and other subsequent TADJ* registers) are used<br>to adjust the sampling instant of each ADC core. Different TADJ<br>registers apply to different ADCs under different modes or<br>phases of background calibration. After reset, the factory-<br>trimmed value can be read and adjusted as required. |

# 7.6.1.5.21 Timing Adjust for A-ADC, Dual-Channel Mode Register (address = 0x086) [reset = Undefined]

| 7      | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---|---|---|---|---|---|---|
| TADJ_A |   |   |   |   |   |   |   |
| R/W    |   |   |   |   |   |   |   |

# Figure 106. Timing Adjust for A-ADC, Dual-Channel Mode Register (TADJ\_A)

### Table 63. TADJ\_A Field Descriptions

| Bit | Field  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                          |
|-----|--------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TADJ_A | R/W  |       | This register (and other subsequent TADJ* registers) are used<br>to adjust the sampling instant of each ADC core. Different TADJ<br>registers apply to different ADCs under different modes or<br>phases of background calibration. After reset, the factory-<br>trimmed value can be read and adjusted as required. |

# 7.6.1.5.22 Timing Adjust for C-ADC Acting for A-ADC, Dual-Channel Mode Register (address = 0x087) [reset = Undefined]

#### Figure 107. Timing Adjust for C-ADC Acting for A-ADC, Dual-Channel Mode Register (TADJ\_CA)

| 7       | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---------|-----|---|---|---|---|---|---|--|
| TADJ_CA |     |   |   |   |   |   |   |  |
|         | R/W |   |   |   |   |   |   |  |

#### Table 64. TADJ\_CA Field Descriptions

| Bit | Field   | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                          |
|-----|---------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TADJ_CA | R/W  | Undefined | This register (and other subsequent TADJ* registers) are used<br>to adjust the sampling instant of each ADC core. Different TADJ<br>registers apply to different ADCs under different modes or<br>phases of background calibration. After reset, the factory-<br>trimmed value can be read and adjusted as required. |

# 7.6.1.5.23 Timing Adjust for C-ADC Acting for B-ADC, Dual-Channel Mode Register (address = 0x088) [reset = Undefined]

#### Figure 108. Timing Adjust for C-ADC Acting for B-ADC, Dual-Channel Mode Register (TADJ\_CB)

| 7 | 6       | 5 | 4  | 3 | 2 | 1 | 0 |
|---|---------|---|----|---|---|---|---|
|   | TADJ_CB |   |    |   |   |   |   |
|   |         |   | R/ | W |   |   |   |

#### Table 65. TADJ\_CB Field Descriptions

| Bit | Field   | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                          |
|-----|---------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TADJ_CB | R/W  | Undefined | This register (and other subsequent TADJ* registers) are used<br>to adjust the sampling instant of each ADC core. Different TADJ<br>registers apply to different ADCs under different modes or<br>phases of background calibration. After reset, the factory-<br>trimmed value can be read and adjusted as required. |

RUMENTS

XAS

# 7.6.1.5.24 Timing Adjust for B-ADC, Dual-Channel Mode Register (address = 0x089) [reset = Undefined]

| 7 | 6                                   | 5 | 4  | 3 | 2 | 1 | 0 |  |  |
|---|-------------------------------------|---|----|---|---|---|---|--|--|
|   | TADJ_B                              |   |    |   |   |   |   |  |  |
|   |                                     |   | R/ | W |   |   |   |  |  |
|   | Table 66. TADJ_B Field Descriptions |   |    |   |   |   |   |  |  |

# Figure 109. Timing Adjust for B-ADC, Dual-Channel Mode Register (TADJ\_B)

| Bit | Field  | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-----|--------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7-0 | TADJ_B | R/W  | Undefined | This register (and other subsequent TADJ* registers) are used<br>to adjust the sampling instant of each ADC core. Different TADJ<br>registers apply to different ADCs under different modes or<br>phases of background calibration. After reset, the factory-<br>trimmed value can be read and adjusted as required. |  |  |  |  |

# 7.6.1.5.25 Offset Adjustment for A-ADC and INA Register (address = 0x08A-0x08B) [reset = Undefined]

# Figure 110. Offset Adjustment for A-ADC and INA Register (OADJ\_A\_INA)

| 15 | 14              | 13   | 12 | 11  | 10      | 9         | 8 |  |
|----|-----------------|------|----|-----|---------|-----------|---|--|
|    | RESE            | RVED |    |     | OADJ_A_ | INA[11:8] |   |  |
|    | R/W-            | 0000 |    | R/W |         |           |   |  |
| 7  | 6               | 5    | 4  | 3   | 2       | 1         | 0 |  |
|    | OADJ_A_INA[7:0] |      |    |     |         |           |   |  |
|    | R/W             |      |    |     |         |           |   |  |

# Table 67. OADJ\_A\_INA Field Descriptions

| Bit   | Field      | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|------------|------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | RESERVED   | R/W  | 0000      | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 11-0  | OADJ_A_INA | R/W  | Undefined | <ul> <li>Offset adjustment value for ADC0 (A-ADC) applied when ADC0 samples INA. The format is unsigned. After reset, the factory-trimmed value can be read and adjusted as required. Important notes:</li> <li>Never write OADJ* registers while foreground calibration is underway</li> <li>Never write OADJ* registers if CAL_BG and CAL_BGOS are set</li> <li>If CAL_OS = 1 and CAL_BGOS = 0, only read OADJ* registers if FG_DONE = 1</li> <li>If CAL_BG = 1 and CAL_BGOS = 1, only read OADJ* register if CAL_STOPPED = 1</li> </ul> |

## 7.6.1.5.26 Offset Adjustment for A-ADC and INB Register (address = 0x08C-0x08D) [reset = Undefined]

| 15              | 14   | 13   | 12 | 11      | 10      | 9         | 8 |  |  |
|-----------------|------|------|----|---------|---------|-----------|---|--|--|
|                 | RESE | RVED |    |         | OADJ_A_ | INB[11:8] |   |  |  |
| R/W-0000        |      |      |    |         | R/      | N         |   |  |  |
| 7               | 6    | 5    | 4  | 3 2 1 0 |         |           |   |  |  |
| OADJ_A_INB[7:0] |      |      |    |         |         |           |   |  |  |
|                 | R/W  |      |    |         |         |           |   |  |  |

# Figure 111. Offset Adjustment for A-ADC and INB Register (OADJ\_A\_INB)

R/W

# Table 68. OADJ\_A\_INB Field Descriptions

| Bit   | Field      | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|------------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | RESERVED   | R/W  | 0000      | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11-0  | OADJ_A_INB | R/W  | Undefined | <ul> <li>Offset adjustment value for ADC0 (A-ADC) applied when ADC0 samples INB. The format is unsigned. After reset, the factory-trimmed value can be read and adjusted as required.</li> <li>Important notes:</li> <li>Never write OADJ* registers while foreground calibration is underway</li> <li>Never write OADJ* registers if CAL_BG and CAL_BGOS are set</li> <li>If CAL_OS = 1 and CAL_BGOS = 0, only read OADJ* registers if FG_DONE = 1</li> <li>If CAL_BG = 1 and CAL_BGOS = 1, only read OADJ* register if CAL_STOPPED = 1</li> </ul> |

# 7.6.1.5.27 Offset Adjustment for C-ADC and INA Register (address = 0x08E-0x08F) [reset = Undefined]

### Figure 112. Offset Adjustment for C-ADC and INA Register (OADJ\_C\_INA)

| 15 | 14              | 13   | 12 | 11  | 10      | 9         | 8 |  |
|----|-----------------|------|----|-----|---------|-----------|---|--|
|    | RESE            | RVED |    |     | OADJ_C_ | INA[11:8] |   |  |
|    | R/W-            | 0000 |    | R/W |         |           |   |  |
| 7  | 6               | 5    | 4  | 3   | 2       | 1         | 0 |  |
|    | OADJ_C_INA[7:0] |      |    |     |         |           |   |  |
|    | R/W             |      |    |     |         |           |   |  |

#### Table 69. OADJ\_C\_INA Field Descriptions

| Bit   | Field      | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|------------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | RESERVED   | R/W  | 0000      | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11-0  | OADJ_C_INA | R/W  | Undefined | <ul> <li>Offset adjustment value for ADC1 (A-ADC) applied when ADC1 samples INA. The format is unsigned. After reset, the factory-trimmed value can be read and adjusted as required.</li> <li>Important notes:</li> <li>Never write OADJ* registers while foreground calibration is underway</li> <li>Never write OADJ* registers if CAL_BG and CAL_BGOS are set</li> <li>If CAL_OS = 1 and CAL_BGOS = 0, only read OADJ* registers if FG_DONE = 1</li> <li>If CAL_BG = 1 and CAL_BGOS = 1, only read OADJ* register if CAL_STOPPED = 1</li> </ul> |

RUMENTS

XAS

# 7.6.1.5.28 Offset Adjustment for C-ADC and INB Register (address = 0x090-0x091) [reset = Undefined]

| 15              | 14   | 13   | 12 | 11 | 10      | 9         | 8 |  |  |
|-----------------|------|------|----|----|---------|-----------|---|--|--|
|                 | RESE | RVED |    |    | OADJ_C_ | INB[11:8] |   |  |  |
| R/W-0000        |      |      |    |    |         |           |   |  |  |
| 7               | 6    | 5    | 4  | 3  | 2       | 1         | 0 |  |  |
| OADJ_C_INB[7:0] |      |      |    |    |         |           |   |  |  |
|                 | R/W  |      |    |    |         |           |   |  |  |

# Figure 113. Offset Adjustment for C-ADC and INB Register (OADJ\_C\_INB)

# Table 70. OADJ\_C\_INB Field Descriptions

| Bit   | Field      | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|------------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | RESERVED   | R/W  | 0000      | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11-0  | OADJ_C_INB | R/W  | Undefined | <ul> <li>Offset adjustment value for ADC1 (A-ADC) applied when ADC1 samples INB. The format is unsigned. After reset, the factory-trimmed value can be read and adjusted as required.</li> <li>Important notes:</li> <li>Never write OADJ* registers while foreground calibration is underway</li> <li>Never write OADJ* registers if CAL_BG and CAL_BGOS are set</li> <li>If CAL_OS = 1 and CAL_BGOS = 0, only read OADJ* registers if FG_DONE = 1</li> <li>If CAL_BG = 1 and CAL_BGOS = 1, only read OADJ* register if CAL_STOPPED = 1</li> </ul> |

# 7.6.1.5.29 Offset Adjustment for B-ADC and INA Register (address = 0x092-0x093) [reset = Undefined]

#### Figure 114. Offset Adjustment for B-ADC and INA Register (OADJ\_B\_INA)

| 15 | 14              | 13   | 12 | 11 | 10       | 9        | 8 |
|----|-----------------|------|----|----|----------|----------|---|
|    | RESE            | RVED |    |    | OADJ_B_I | NA[11:8] |   |
|    | R/W-            | 0000 |    |    | R/\      | N        |   |
| 7  | 6               | 5    | 4  | 3  | 2        | 1        | 0 |
|    | OADJ_B_INA[7:0] |      |    |    |          |          |   |
|    | R/W             |      |    |    |          |          |   |

# Table 71. OADJ\_B\_INA Field Descriptions

| Bit   | Field      | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|------------|------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | RESERVED   | R/W  | 0000      | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 11-0  | OADJ_B_INA | R/W  | Undefined | <ul> <li>Offset adjustment value for ADC2 (B-ADC) applied when ADC2 samples INA. The format is unsigned. After reset, the factory-trimmed value can be read and adjusted as required. Important notes:</li> <li>Never write OADJ* registers while foreground calibration is underway</li> <li>Never write OADJ* registers if CAL_BG and CAL_BGOS are set</li> <li>If CAL_OS = 1 and CAL_BGOS = 0, only read OADJ* registers if FG_DONE = 1</li> <li>If CAL_BG = 1 and CAL_BGOS = 1, only read OADJ* register if CAL_STOPPED = 1</li> </ul> |



# 7.6.1.5.30 Offset Adjustment for B-ADC and INB Register (address = 0x094-0x095) [reset = Undefined]

| 15              | 14   | 13   | 12  | 11 | 10      | 9         | 8 |  |  |  |  |  |  |
|-----------------|------|------|-----|----|---------|-----------|---|--|--|--|--|--|--|
|                 | RESE | RVED |     |    | OADJ_B_ | INB[11:8] |   |  |  |  |  |  |  |
| R/W-0000        |      |      |     |    | R/      | N         |   |  |  |  |  |  |  |
| 7               | 6    | 5    | 4   | 3  | 2       | 1         | 0 |  |  |  |  |  |  |
| OADJ_B_INB[7:0] |      |      |     |    |         |           |   |  |  |  |  |  |  |
|                 |      |      | R/\ | N  |         | R/W       |   |  |  |  |  |  |  |

# Figure 115. Offset Adjustment for B-ADC and INB Register (OADJ\_B\_INB)

R/W

# Table 72. OADJ\_B\_INB Field Descriptions

| Bit   | Field      | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|------------|------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | RESERVED   | R/W  | 0000      | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 11-0  | OADJ_B_INB | R/W  | Undefined | <ul> <li>Offset adjustment value for ADC2 (B-ADC) applied when ADC2 samples INB. The format is unsigned. After reset, the factory-trimmed value can be read and adjusted as required.</li> <li>Important notes:</li> <li>Never write OADJ* registers while foreground calibration is underway</li> <li>Never write OADJ* registers if CAL_BG and CAL_BGOS are set</li> <li>If CAL_OS = 1 and CAL_BGOS=0, only read OADJ* registers if FG_DONE = 1</li> <li>If CAL_BG = 1 and CAL_BGOS=1, only read OADJ* register if CAL_STOPPED = 1</li> </ul> |

# 7.6.1.5.31 Offset Filtering Control 0 Register (address = 0x097) [reset = 0x00]

#### Figure 116. Offset Filtering Control 0 Register (OSFILT0)

| 7 | 6        | 5 | 4            | 3 | 2 | 1          | 0   |
|---|----------|---|--------------|---|---|------------|-----|
|   | RESERVED |   |              |   |   | DC_RESTORE |     |
|   |          |   | R/W-0000 000 |   |   |            | R/W |

### Table 73. OSFILT0 Field Descriptions

| Bit | Field      | Туре | Reset    | Description                                                                                                                                                                                                                                                                                                             |
|-----|------------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RESERVED   | R/W  | 0000 000 | RESERVED                                                                                                                                                                                                                                                                                                                |
| 0   | DC_RESTORE | R/W  | 0        | When set, the offset filtering feature (enabled by CAL_OSFILT) filters only the offset mismatch across ADC banks and does not remove the frequency content near DC. When cleared, the feature filters all offsets from all banks, thus filtering all DC content in the signal; see the <i>Offset Filtering</i> section. |

Texas Instruments

www.ti.com

# 7.6.1.5.32 Offset Filtering Control 1 Register (address = 0x098) [reset = 0x33]

# Figure 117. Offset Filtering Control 1 Register (OSFILT1)

| 7 | 6     | 5    | 4 | 3 | 2      | 1     | 0 |
|---|-------|------|---|---|--------|-------|---|
|   | OSFIL | T_BW |   |   | OSFILT | _SOAK |   |
|   | R/W-  | 0011 |   |   | R/W-   | 0011  |   |

|     |             | Table 74. C | OSFILT1 F | Field Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|-------------|-------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field       | Туре        | Reset     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7-4 | OSFILT_BW   | R/W         | 0011      | This field adjusts the IIR filter bandwidth for the offset filtering feature (enabled by CAL_OSFILT). More bandwidth suppresses more flicker noise from the ADCs and reduces the offset spurs. Less bandwidth minimizes the impact of the filters on the mission mode signal.<br>OSFILT_BW: IIR coefficient: -3-dB bandwidth (single sided) 0: Reserved<br>1: 2 <sup>-10</sup> : 609e-9 × F <sub>DEVCLK</sub><br>2: 2 <sup>-11</sup> : 305e-9 × F <sub>DEVCLK</sub><br>3: 2 <sup>-12</sup> : 152e-9 × F <sub>DEVCLK</sub><br>4: 2 <sup>-13</sup> : 76e-9 × F <sub>DEVCLK</sub><br>5: 2 <sup>-14</sup> : 38e-9 × F <sub>DEVCLK</sub><br>6-15: Reserved |
| 3-0 | OSFILT_SOAK | R/W         | 0011      | This field adjusts the IIR soak time for the offset filtering feature.<br>This field applies when offset filtering and background calibration<br>are both enabled. This field determines how long the IIR filter is<br>allowed to settle when first connected to an ADC after the ADC<br>is calibrated. After the soak time completes, the ADC is placed<br>online using the IIR filter. Set OSFILT_SOAK = OSFILT_BW.                                                                                                                                                                                                                                 |

# 7.6.1.6 ADC Bank Registers (0x100 to 0x15F)

# Table 75. ADC Bank Registers

| ADDRESS     | RESET     | ACRONYM    | REGISTER NAME                                         | SECTION                                                                                     |
|-------------|-----------|------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 0x100-0x101 | Undefined | RESERVED   | RESERVED                                              | _                                                                                           |
| 0x102       | Undefined | B0_TIME_0  | Timing Adjustment for Bank 0 (0°<br>Clock) Register   | Timing Adjustment for Bank 0 (0° Clock) Register<br>(address = 0x102) [reset = Undefined]   |
| 0x103       | Undefined | B0_TIME_90 | Timing Adjustment for Bank 0 (–90°<br>Clock) Register | Timing Adjustment for Bank 0 (–90° Clock) Register<br>(address = 0x103) [reset = Undefined] |
| 0x104-0x111 | Undefined | RESERVED   | RESERVED                                              | _                                                                                           |
| 0x112       | Undefined | B1_TIME_0  | Timing Adjustment for Bank 1 (0°<br>Clock) Register   | Timing Adjustment for Bank 1 (0° Clock) Register<br>(address = 0x112) [reset = Undefined]   |
| 0x113       | Undefined | B1_TIME_90 | Timing Adjustment for Bank 1 (–90°<br>Clock) Register | Timing Adjustment for Bank 1 (–90° Clock) Register<br>(address = 0x113) [reset = Undefined] |
| 0x114-0x121 | Undefined | RESERVED   | RESERVED                                              | _                                                                                           |
| 0x122       | Undefined | B2_TIME_0  | Timing Adjustment for Bank 2 (0°<br>Clock) Register   | Timing Adjustment for Bank 2 (0° Clock) Register<br>(address = 0x122) [reset = Undefined]   |
| 0x123       | Undefined | B2_TIME_90 | Timing Adjustment for Bank 2 (–90°<br>Clock) Register | Timing Adjustment for Bank 2 (–90° Clock) Register<br>(address = 0x123) [reset = Undefined] |
| 0x124-0x131 | Undefined | RESERVED   | RESERVED                                              | _                                                                                           |
| 0x132       | Undefined | B3_TIME_0  | Timing Adjustment for Bank 3 (0°<br>Clock) Register   | Timing Adjustment for Bank 3 (0° Clock) Register<br>(address = 0x132) [reset = Undefined]   |
| 0x133       | Undefined | B3_TIME_90 | Timing Adjustment for Bank 3 (–90°<br>Clock) Register | Timing Adjustment for Bank 3 (–90° Clock) Register<br>(address = 0x133) [reset = Undefined] |
| 0x134-0x141 | Undefined | RESERVED   | RESERVED                                              | —                                                                                           |
| 0x142       | Undefined | B4_TIME_0  | Timing Adjustment for Bank 4 (0°<br>Clock) Register   | Timing Adjustment for Bank 4 (0° Clock) Register<br>(address = 0x142) [reset = Undefined]   |
| 0x143       | Undefined | B4_TIME_90 | Timing Adjustment for Bank 4 (–90°<br>Clock) Register | Timing Adjustment for Bank 4 (–90° Clock) Register<br>(address = 0x143) [reset = Undefined] |
| 0x144-0x151 | Undefined | RESERVED   | RESERVED                                              | —                                                                                           |
| 0x152       | Undefined | B5_TIME_0  | Timing Adjustment for Bank 5 (0°<br>Clock) Register   | Timing Adjustment for Bank 5 (0° Clock) Register<br>(address = 0x152) [reset = Undefined]   |
| 0x153       | Undefined | B5_TIME_90 | Timing Adjustment for Bank 5 (–90°<br>Clock) Register | Timing Adjustment for Bank 5 (–90° Clock) Register<br>(address = 0x153) [reset = Undefined] |
| 0x154-0x15F | Undefined | RESERVED   | RESERVED                                              | _                                                                                           |

# 7.6.1.6.1 Timing Adjustment for Bank 0 (0° Clock) Register (address = 0x102) [reset = Undefined]

# Figure 118. Timing Adjustment for Bank 0 (0° Clock) Register (B0\_TIME\_0)

| 7 | 6 | 5 | 4     | 3     | 2 | 1 | 0 |
|---|---|---|-------|-------|---|---|---|
|   |   |   | B0_TI | IME_0 |   |   |   |
|   |   |   | R/    | Ŵ     |   |   |   |

# Table 76. B0\_TIME\_0 Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                      |
|-----|-----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | B0_TIME_0 | R/W  |       | Time adjustment for bank 0 (applied when the ADC is configured for 0° clock phase). After reset, the factory-trimmed value can be read and adjusted as required. |

RUMENTS

# 7.6.1.6.2 Timing Adjustment for Bank 0 (–90° Clock) Register (address = 0x103) [reset = Undefined]

# Figure 119. Timing Adjustment for Bank 0 (–90° Clock) Register (B0\_TIME\_90)

| 7          | 6 | 5       | 4            | 3            | 2        | 1                                       | 0 |  |  |  |  |  |  |  |  |
|------------|---|---------|--------------|--------------|----------|-----------------------------------------|---|--|--|--|--|--|--|--|--|
| B0_TIME_90 |   |         |              |              |          |                                         |   |  |  |  |  |  |  |  |  |
| R/W        |   |         |              |              |          |                                         |   |  |  |  |  |  |  |  |  |
|            |   | Table 7 | 7. B0 TIME 9 | 0 Field Desc | riptions | Table 77. B0_TIME_90 Field Descriptions |   |  |  |  |  |  |  |  |  |

| Bit | Field      | Туре | Reset | Description                                                                                                                      |
|-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | B0_TIME_90 | R/W  |       | Time adjustment for bank 0 (applied when the ADC is configured for -90° clock phase). After reset, the factory-trimmed value can |
|     |            |      |       | be read and adjusted as required.                                                                                                |

#### 7.6.1.6.3 Timing Adjustment for Bank 1 (0° Clock) Register (address = 0x112) [reset = Undefined]

#### Figure 120. Timing Adjustment for Bank 1 (0° Clock) Register (B1\_TIME\_0)

| 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|---|---|---|---|---|---|---|
| B1_TIME_0 |   |   |   |   |   |   |   |
| <br>R/W   |   |   |   |   |   |   |   |

#### Table 78. B1\_TIME\_0 Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                      |
|-----|-----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | B1_TIME_0 | R/W  |       | Time adjustment for bank 1 (applied when the ADC is configured for 0° clock phase). After reset, the factory-trimmed value can be read and adjusted as required. |

#### 7.6.1.6.4 Timing Adjustment for Bank 1 (–90° Clock) Register (address = 0x113) [reset = Undefined]

#### Figure 121. Timing Adjustment for Bank 1 (–90° Clock) Register (B1\_TIME\_90)

| 7          | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |
|------------|---------|---|---|---|---|---|---|--|
| B1_TIME_90 |         |   |   |   |   |   |   |  |
|            | <br>R/W |   |   |   |   |   |   |  |

#### Table 79. B1\_TIME\_90 Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                 |
|-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | B1_TIME_90 | R/W  |       | Time adjustment for bank 1 (applied when the ADC is configured for $-90^{\circ}$ clock phase). After reset, the factory-trimmed value can be read and adjusted as required. |

#### 7.6.1.6.5 Timing Adjustment for Bank 2 (0° Clock) Register (address = 0x122) [reset = Undefined]

#### Figure 122. Timing Adjustment for Bank 2 (0° Clock) Register (B2\_TIME\_0)

| 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|---|---|---|---|---|---|---|
| B2_TIME_0 |   |   |   |   |   |   |   |
| R/W       |   |   |   |   |   |   |   |

#### Table 80. B2\_TIME\_0 Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                      |
|-----|-----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | B2_TIME_0 | R/W  |       | Time adjustment for bank 2 (applied when the ADC is configured for 0° clock phase). After reset, the factory-trimmed value can be read and adjusted as required. |

## 7.6.1.6.6 Timing Adjustment for Bank 2 (–90° Clock) Register (address = 0x123) [reset = Undefined]

| 7          | 6                                       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|------------|-----------------------------------------|---|---|---|---|---|---|--|--|
| B2_TIME_90 |                                         |   |   |   |   |   |   |  |  |
| R/W        |                                         |   |   |   |   |   |   |  |  |
|            | Table 81, B2 TIME 90 Field Descriptions |   |   |   |   |   |   |  |  |

# Figure 123. Timing Adjustment for Bank 2 (–90° Clock) Register (B2\_TIME\_90)

| Bit | Field      | Type Reset |           | Description                                                                                                                                                                 |  |  |  |
|-----|------------|------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7-0 | B2_TIME_90 | R/W        | Undefined | Time adjustment for bank 2 (applied when the ADC is configured for $-90^{\circ}$ clock phase). After reset, the factory-trimmed value can be read and adjusted as required. |  |  |  |

#### 7.6.1.6.7 Timing Adjustment for Bank 3 (0° Clock) Register (address = 0x132) [reset = Undefined]

#### Figure 124. Timing Adjustment for Bank 3 (0° Clock) Register (B3\_TIME\_0)

| 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|---|---|---|---|---|---|---|
| B3_TIME_0 |   |   |   |   |   |   |   |
| R/W       |   |   |   |   |   |   |   |

#### Table 82. B3\_TIME\_0 Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                      |
|-----|-----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | B3_TIME_0 | R/W  |       | Time adjustment for bank 3 (applied when the ADC is configured for 0° clock phase). After reset, the factory-trimmed value can be read and adjusted as required. |

#### 7.6.1.6.8 Timing Adjustment for Bank 3 (–90° Clock) Register (address = 0x133) [reset = Undefined]

#### Figure 125. Timing Adjustment for Bank 3 (–90° Clock) Register (B3\_TIME\_90)

| 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---|------------|---|---|---|---|---|---|--|--|
|   | B3_TIME_90 |   |   |   |   |   |   |  |  |
|   | R/W        |   |   |   |   |   |   |  |  |

#### Table 83. B3\_TIME\_90 Field Descriptions

| Bit | Field      | Туре | Reset     | Description                                                                                                                                                                 |
|-----|------------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | B3_TIME_90 | R/W  | Undefined | Time adjustment for bank 3 (applied when the ADC is configured for $-90^{\circ}$ clock phase). After reset, the factory-trimmed value can be read and adjusted as required. |

#### 7.6.1.6.9 Timing Adjustment for Bank 4 (0° Clock) Register (address = 0x142) [reset = Undefined]

#### Figure 126. Timing Adjustment for Bank 4 (0° Clock) Register (B4\_TIME\_0)

| 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---|-----------|---|---|---|---|---|---|--|--|
|   | B4_TIME_0 |   |   |   |   |   |   |  |  |
|   | <br>R/W   |   |   |   |   |   |   |  |  |

#### Table 84. B4\_TIME\_0 Field Descriptions

| Bi | t | Field     | Туре | Reset | Description                                                                                                                                                      |
|----|---|-----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7- | 0 | B4_TIME_0 | R/W  |       | Time adjustment for bank 4 (applied when the ADC is configured for 0° clock phase). After reset, the factory-trimmed value can be read and adjusted as required. |

RUMENTS

# 7.6.1.6.10 Timing Adjustment for Bank 4 (–90° Clock) Register (address = 0x143) [reset = Undefined]

# Figure 127. Timing Adjustment for Bank 4 (-90° Clock) Register (B4\_TIME\_90)

| 7          | 6                                       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|------------|-----------------------------------------|---|---|---|---|---|---|--|--|--|
| B4_TIME_90 |                                         |   |   |   |   |   |   |  |  |  |
| R/W        |                                         |   |   |   |   |   |   |  |  |  |
|            | Table 85. B4_TIME_90 Field Descriptions |   |   |   |   |   |   |  |  |  |

| Bit | Field      | Туре | Reset     | Description                                                                                                                      |
|-----|------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | B4_TIME_90 | R/W  | Undefined | Time adjustment for bank 4 (applied when the ADC is configured for –90° clock phase). After reset, the factory-trimmed value can |
|     |            |      |           | be read and adjusted as required.                                                                                                |

#### 7.6.1.6.11 Timing Adjustment for Bank 5 (0° Clock) Register (address = 0x152) [reset = Undefined]

#### Figure 128. Timing Adjustment for Bank 5 (0° Clock) Register (B5\_TIME\_0)

| 7         | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|-----|---|---|---|---|---|---|
| B5_TIME_0 |     |   |   |   |   |   |   |
|           | R/W |   |   |   |   |   |   |

#### Table 86. B5\_TIME\_0 Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                      |
|-----|-----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | B5_TIME_0 | R/W  |       | Time adjustment for bank 5 (applied when the ADC is configured for 0° clock phase). After reset, the factory-trimmed value can be read and adjusted as required. |

#### 7.6.1.6.12 Timing Adjustment for Bank 5 (-90° Clock) Register (address = 0x153) [reset = Undefined]

### Figure 129. Timing Adjustment for Bank 5 (–90° Clock) Register (B5\_TIME\_90)

| 7          | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|------------|-----|---|---|---|---|---|---|--|--|
| B5_TIME_90 |     |   |   |   |   |   |   |  |  |
|            | R/W |   |   |   |   |   |   |  |  |

# Table 87. B5\_TIME\_90 Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                        |
|-----|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | B5_TIME_90 | R/W  |       | Time adjustment for bank 5 (applied when the ADC is configured for –90° clock phase). After reset, the factory-trimmed value can be read and adjusted as required. |

# 7.6.1.7 LSB Control Registers (0x160 to 0x1FF)

### Table 88. LSB Control Registers

| ADDRESS     | RESET     | ACRONYM  | REGISTER NAME                   | SECTION                                                             |
|-------------|-----------|----------|---------------------------------|---------------------------------------------------------------------|
| 0x160       | 0x00      | ENC_LSB  | LSB Control Bit Output Register | LSB Control Bit Output Register (address = 0x160) [reset<br>= 0x00] |
| 0x161-0x1FF | Undefined | RESERVED | RESERVED                        | —                                                                   |

# 7.6.1.7.1 LSB Control Bit Output Register (address = 0x160) [reset = 0x00]

# Figure 130. LSB Control Bit Output Register (ENC\_LSB)

| 7        | 6            | 5 | 4 | 3 | 2 | 1 | 0            |
|----------|--------------|---|---|---|---|---|--------------|
| RESERVED |              |   |   |   |   |   | TIMESTAMP_EN |
|          | R/W-0000 000 |   |   |   |   |   |              |

# Table 89. ENC\_LSB Field Descriptions

| Bit | Field        | Туре | Reset    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|--------------|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RESERVED     | R/W  | 0000 000 | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0   | TIMESTAMP_EN | R/W  | 0        | When set, the transport layer transmits the timestamp signal on<br>the LSB of the output samples. TIMESTAMP_EN has priority<br>over CAL_STATE_EN. TMSTP_RECV_EN must also be set<br>high when using timestamp. The latency of the timestamp signal<br>(through the entire device) matches the latency of the analog<br>ADC inputs.<br>The control bit enabled by this register is never advertised in the<br>ILA (the $\overline{CS}$ field is 0 in the ILA). |

# TEXAS INSTRUMENTS

www.ti.com

# 7.6.1.8 JESD204B Registers (0x200 to 0x20F)

## Table 90. JESD204B Registers

| ADDRESS     | RESET     | ACRONYM     | REGISTER NAME                             | SECTION                                                                          |
|-------------|-----------|-------------|-------------------------------------------|----------------------------------------------------------------------------------|
| 0x200       | 0x01      | JESD_EN     | JESD204B Enable Register                  | JESD204B Enable Register (address = 0x200) [reset = 0x01]                        |
| 0x201       | 0x02      | JMODE       | JESD204B Mode Register                    | JESD204B Mode Register (address = 0x201) [reset =<br>0x02]                       |
| 0x202       | 0x1F      | KM1         | JESD204B K Parameter Register             | JESD204B K Parameter Register (address = 0x202)<br>[reset = 0x1F]                |
| 0x203       | 0x01      | JSYNC_N     | JESD204B Manual SYNC Request<br>Register  | JESD204B Manual SYNC Request Register (address = 0x203) [reset = 0x01]           |
| 0x204       | 0x02      | JCTRL       | JESD204B Control Register                 | JESD204B Control Register (address = 0x204) [reset = 0x02]                       |
| 0x205       | 0x00      | JTEST       | JESD204B Test Pattern Control<br>Register | JESD204B Test Pattern Control Register (address = 0x205) [reset = 0x00]          |
| 0x206       | 0x00      | DID         | JESD204B DID Parameter Register           | JESD204B DID Parameter Register (address = 0x206)<br>[reset = 0x00]              |
| 0x207       | 0x00      | FCHAR       | JESD204B Frame Character<br>Register      | JESD204B Frame Character Register (address = 0x207)<br>[reset = 0x00]            |
| 0x208       | Undefined | JESD_STATUS | JESD204B, System Status Register          | JESD204B, System Status Register (address = 0x208)<br>[reset = Undefined]        |
| 0x209       | 0x00      | PD_CH       | JESD204B Channel Power-Down               | JESD204B Channel Power-Down Register (address =<br>0x209) [reset = 0x00]         |
| 0x20A       | 0x00      | JEXTRA_A    | JESD204B Extra Lane Enable (Link<br>A)    | JESD204B Extra Lane Enable (Link A) Register (address<br>= 0x20A) [reset = 0x00] |
| 0x20B       | 0x00      | JEXTRA_B    | JESD204B Extra Lane Enable (Link<br>B)    | JESD204B Extra Lane Enable (Link B) Register (address<br>= 0x20B) [reset = 0x00] |
| 0x20C-0x210 | Undefined | RESERVED    | RESERVED                                  | —                                                                                |

# 7.6.1.8.1 JESD204B Enable Register (address = 0x200) [reset = 0x01]

# Figure 131. JESD204B Enable Register (JESD\_EN)

| 7 | 6            | 5 4 |  | 3 | 2 | 1 | 0 |
|---|--------------|-----|--|---|---|---|---|
|   | RESERVED     |     |  |   |   |   |   |
|   | R/W-0000 000 |     |  |   |   |   |   |

# Table 91. JESD\_EN Field Descriptions

| Bit | Field    | Туре | Reset    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|----------|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RESERVED | R/W  | 0000 000 | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0   | JESD_EN  | R/W  | 1        | 0 : Disables JESD204B interface<br>1 : Enables JESD204B interface<br>Before altering other JESD204B registers, JESD_EN must be<br>cleared. When JESD_EN is 0, the block is held in reset and the<br>serializers are powered down. The clocks are gated off to save<br>power. The LMFC counter is also held in reset, so SYSREF<br>does not align the LMFC.<br>Always set CAL_EN before setting JESD_EN.<br>Always clear JESD_EN before clearing CAL_EN. |



#### 7.6.1.8.2 JESD204B Mode Register (address = 0x201) [reset = 0x02]

### Figure 132. JESD204B Mode Register (JMODE)

| 7                                  | 6                  | 5 | 4     | 3 | 2 | 1 | 0 |  |  |
|------------------------------------|--------------------|---|-------|---|---|---|---|--|--|
|                                    | RESERVED           |   | JMODE |   |   |   |   |  |  |
|                                    | R/W-000 R/W-0001 0 |   |       |   |   |   |   |  |  |
| Table 92. JMODE Field Descriptions |                    |   |       |   |   |   |   |  |  |

#### Bit Field Туре Reset Description 7-5 RESERVED R/W 000 RESERVED JMODE R/W 0001 0 Specify the JESD204B output mode. 4-0 Only change this register when JESD\_EN = 0 and CAL\_EN = 0.

## 7.6.1.8.3 JESD204B K Parameter Register (address = 0x202) [reset = 0x1F]

#### Figure 133. JESD204B K Parameter Register (KM1)

| 7 | 6        | 5 | 4 | 3 | 2          | 1 | 0 |
|---|----------|---|---|---|------------|---|---|
|   | RESERVED |   |   |   | KM1        |   |   |
|   | R/W-000  |   |   |   | R/W-1111 1 |   |   |

#### Table 93. KM1 Field Descriptions

| Bit | Field    | Туре | Reset  | Description                                                                                                                                                                                                                                                    |
|-----|----------|------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | RESERVED | R/W  | 000    | RESERVED                                                                                                                                                                                                                                                       |
| 4-0 | KM1      | R/W  | 1111 1 | K is the number of frames per multiframe and this register must<br>be programmed as K-1. Depending on the JMODE setting, there<br>are constraints on the legal values of K. (default: $KM1 = 31$ , K =<br>32).<br>Only change this register when JESD_EN is 0. |

# 7.6.1.8.4 JESD204B Manual SYNC Request Register (address = 0x203) [reset = 0x01]

### Figure 134. JESD204B Manual SYNC Request Register (JSYNC\_N)

| 7 | 6            | 5 4 |  | 3 | 2 | 1 | 0       |
|---|--------------|-----|--|---|---|---|---------|
|   | RESERVED     |     |  |   |   |   | JSYNC_N |
|   | R/W-0000 000 |     |  |   |   |   | R/W-1   |

# Table 94. JSYNC\_N Field Descriptions

| Bit | Field    | Туре | Reset    | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RESERVED | R/W  | 0000 000 | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0   | JSYNC_N  | R/W  | 1        | Set this bit to 0 to request JESD204B synchronization<br>(equivalent to the SYNCSE pin being asserted). For normal<br>operation, leave this bit set to 1.<br>The JSYNC_N register can always generate a synchronization<br>request, regardless of the SYNC_SEL register. However, if the<br>selected sync pin is stuck low, the synchronization request<br>cannot be de-asserted unless SYNC_SEL = 2 is programmed. |

STRUMENTS

XAS

# 7.6.1.8.5 JESD204B Control Register (address = 0x204) [reset = 0x02]

# Figure 135. JESD204B Control Register (JCTRL)

| 7 | 6    | 5     | 4 | 3    | 2     | 1       | 0     |
|---|------|-------|---|------|-------|---------|-------|
|   | RESE | RVED  |   | SYNC | C_SEL | SFORMAT | SCR   |
|   | R/W  | -0000 |   | R/V  | N-00  | R/W-1   | R/W-0 |

#### Table 95. JCTRL Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                                                      |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | RESERVED | R/W  | 0000  | RESERVED                                                                                                                                                                                                                                         |
| 3-2 | SYNC_SEL | R/W  | 00    | 0: Use the <u>SYNCSE</u> input for the SYNC~ function (default)<br>1: Use the TMSTP± differential input for the SYNC~ function;<br>TMSTP_RECV_EN must also be set<br>2: Do not use any sync input signal (use software SYNC~<br>through JSYNC_N) |
| 1   | SFORMAT  | R/W  | 1     | Output sample format for JESD204B samples.<br>0: Offset binary<br>1: Signed 2's complement (default)                                                                                                                                             |
| 0   | SCR      | R/W  | 0     | 0: Scrambler disabled (default)<br>1: Scrambler enabled<br>Only change this register when JESD_EN is 0.                                                                                                                                          |

# 7.6.1.8.6 JESD204B Test Pattern Control Register (address = 0x205) [reset = 0x00]

# Figure 136. JESD204B Test Pattern Control Register (JTEST)

| 7 | 6    | 5     | 4 | 3     | 2    | 1    | 0 |  |
|---|------|-------|---|-------|------|------|---|--|
|   | RESE | RVED  |   | JTEST |      |      |   |  |
|   | R/W  | -0000 |   |       | R/W- | 0000 |   |  |

#### Table 96. JTEST Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | RESERVED | R/W  | 0000  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3-0 | JTEST    | R/W  | 0000  | 0: Test mode disabled; normal operation (default)<br>1: PRBS7 test mode<br>2: PRBS15 test mode<br>3: PRBS23 test mode<br>4: Ramp test mode<br>5: Transport layer test mode<br>6: D21.5 test mode<br>7: K28.5 test mode<br>8: Repeated ILA test mode<br>9: Modified RPAT test mode<br>10: Serial outputs held low<br>11: Serial outputs held low<br>12–15: Reserved<br>Only change this register when JESD_EN is 0. |



# 7.6.1.8.7 JESD204B DID Parameter Register (address = 0x206) [reset = 0x00]

# Figure 137. JESD204B DID Parameter Register (DID)

| 7   | 6                                | 5   | 4           | 3 | 2 | 1                    | 0 |  |  |
|-----|----------------------------------|-----|-------------|---|---|----------------------|---|--|--|
|     | DID                              |     |             |   |   |                      |   |  |  |
|     | R/W-0000 0000                    |     |             |   |   |                      |   |  |  |
|     | Table 97. DID Field Descriptions |     |             |   |   |                      |   |  |  |
| Bit | Bit Field Type Reset Description |     |             |   |   |                      |   |  |  |
| 7-0 | DID                              | R/V | V 0000 0000 |   |   | value that is transr |   |  |  |

|  | second multiframe of the JESD204B ILA. Link A transmits DID,      |
|--|-------------------------------------------------------------------|
|  | and link B transmits DID+1. Bit 0 is ignored and always returns 0 |
|  | (if an odd number is programmed, that number is decremented       |
|  | to an even number).                                               |
|  | Only change this register when JESD_EN is 0.                      |

#### 7.6.1.8.8 JESD204B Frame Character Register (address = 0x207) [reset = 0x00]

# Figure 138. JESD204B Frame Character Register (FCHAR)

| 7 | 6        | 5     | 4      | 3 | 2 | 1   | 0    |
|---|----------|-------|--------|---|---|-----|------|
|   | RESERVED |       |        |   |   | FCH | HAR  |
|   |          | R/W-0 | 000 00 |   |   | R/W | V-00 |

# **Table 98. FCHAR Field Descriptions**

| Bit | Field    | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|----------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED | R/W  | 0000 00 | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1-0 | FCHAR    | R/W  | 00      | Specify which comma character is used to denote end-of-frame.<br>This character is transmitted opportunistically (see the <i>Frame</i><br><i>and Multiframe Monitoring</i> section).<br>0: Use K28.7 (default, JESD204B compliant)<br>1: Use K28.1 (not JESD204B compliant)<br>2: Use K28.5 (not JESD204B compliant)<br>3: Reserved<br>When using a JESD204B receiver, always use FCHAR = 0.<br>When using a general-purpose 8b, 10b receiver, the K28.7<br>character may cause issues. When K28.7 is combined with<br>certain data characters, a false, misaligned comma character<br>can result, and some receivers realign to the false comma. To<br>avoid this condition, program FCHAR to 1 or 2.<br>Only change this register when JESD_EN is 0. |

STRUMENTS

EXAS

# 7.6.1.8.9 JESD204B, System Status Register (address = 0x208) [reset = Undefined]

| 7     |                                          | 6          | 5      |           | 4                                                                                                                                                                                                                     |                                                       | 3                                                         | 2                                                                           | 1             | 0   |
|-------|------------------------------------------|------------|--------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------|---------------|-----|
| RESER | RVED                                     | LINK_UP    | SYNC_S | TATUS     | REALIGNE                                                                                                                                                                                                              | ED                                                    | ALIGNED                                                   | PLL_LOCKED                                                                  | RESER         | VED |
| R     |                                          | R          | R      |           | R/W                                                                                                                                                                                                                   |                                                       | R/W                                                       | R                                                                           | R             |     |
|       | Table 99. JESD_STATUS Field Descriptions |            |        |           |                                                                                                                                                                                                                       |                                                       |                                                           |                                                                             |               |     |
| Bit   | Field                                    |            |        | Туре      | Reset                                                                                                                                                                                                                 | Desc                                                  | cription                                                  |                                                                             |               |     |
| 7     | RESE                                     | RVED       |        | R         | Undefined                                                                                                                                                                                                             | RES                                                   | ERVED                                                     |                                                                             |               |     |
| 6     | LINK_                                    | UP         |        | R         | Undefined                                                                                                                                                                                                             | Whe                                                   | n set, this bit indicate                                  | es that the JESD204                                                         | B link is up. |     |
| 5     | SYNC                                     | _STATUS    |        | R         | Undefined                                                                                                                                                                                                             | 0: SY                                                 | rns the state of the<br>/NC~ asserted<br>/NC~ de-asserted | IESD204B SYNC~ s                                                            | ignal.        |     |
| 4     | REALI                                    | GNED       |        | R/W       | Undefined                                                                                                                                                                                                             | clock                                                 |                                                           | ites that an internal c<br><sup>-</sup> C) clock phase was<br>ear this bit. |               |     |
| 3     | ALIGNED                                  |            | R/W    | Undefined | When high, this bit indicates that the multiframe (LMFC) clc<br>phase has been established by SYSREF. The first SYSREI<br>event after enabling the JESD204B encoder will set this bit<br>Write a 1 to clear this bit. |                                                       |                                                           | REF                                                                         |               |     |
| 2     | PLL_L                                    | PLL_LOCKED |        | R         | Undefined                                                                                                                                                                                                             | When high, this bit indicates that the PLL is locked. |                                                           |                                                                             |               |     |
| 1-0   | RESE                                     | RVED       |        | R         | Undefined                                                                                                                                                                                                             | RES                                                   | ERVED                                                     |                                                                             |               |     |

# Figure 139. JESD204B, System Status Register (JESD\_STATUS)

#### 7.6.1.8.10 JESD204B Channel Power-Down Register (address = 0x209) [reset = 0x00]

# Figure 140. JESD204B Channel Power-Down Register (PD\_CH)

| 7 | 6        | 5      | 4     | 3 | 2 | 1     | 0      |
|---|----------|--------|-------|---|---|-------|--------|
|   | RESERVED |        |       |   |   |       | PD_ACH |
|   |          | R/W-00 | 00 00 |   |   | R/W-0 | R/W-0  |

# Table 100. PD\_CH Field Descriptions

| Bit | Field    | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED | R/W  | 0000 00 | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1   | PD_BCH   | R/W  | 0       | When set, the <i>B</i> ADC channel is powered down. The ADC channel B SerDes lanes are also powered down when PD_BCH is set.<br>Important notes:<br>Set JESD_EN = 0 before changing PD_CH.<br>To power-down both ADC channels, use MODE.<br>If both channels are powered down, then the entire JESD204B subsystem (including the PLL and LMFC) are powered down<br>If the selected JESD204B mode transmits A and B data on link<br>A, and the B digital channel is disabled, link A remains<br>operational, but the B-channel samples are undefined. |
| 0   | PD_ACH   | R/W  | 0       | When set, the <i>A</i> ADC channel is powered down. The ADC channel A SerDes lanes are also powered down when PD_ACH is set.<br>Important notes:<br>Set JESD_EN = 0 before changing PD_CH.<br>To power-down both ADC channels, use MODE.<br>If both channels are powered down, then the entire JESD204B subsystem (including the PLL and LMFC) are powered down<br>If the selected JESD204B mode transmits A and B data on link<br>A, and the B digital channel is disabled, link A remains<br>operational, but the B-channel samples are undefined. |



#### 7.6.1.8.11 JESD204B Extra Lane Enable (Link A) Register (address = 0x20A) [reset = 0x00]

# Figure 141. JESD204B Extra Lane Enable (Link A) Register (JEXTRA\_A)

| 7 | 6            | 5 | 4            | 3 | 2 | 1 | 0           |
|---|--------------|---|--------------|---|---|---|-------------|
|   | EXTRA_LANE_A |   |              |   |   |   | EXTRA_SER_A |
|   |              |   | R/W-0000 000 |   |   |   | R/W-0       |

#### Table 101. JESD204B Extra Lane Enable (Link A) Field Descriptions

| Bit | Field        | Туре | Reset    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|--------------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | EXTRA_LANE_A | R/W  | 0000 000 | Program these register bits to enable extra lanes (even if the selected JMODE does not require the lanes to be enabled). EXTRA_LANE_A(n) enables An (n = 1 to 7). This register enables the link layer clocks for the affected lanes. To also enable the extra serializes set EXTRA_SER_A = 1.                                                                                                                                                                                                                                                                                                                                         |
| 0   | EXTRA_SER_A  | R/W  | 0        | <ul> <li>0: Only the link layer clocks for extra lanes are enabled.</li> <li>1: Serializers for extra lanes are also enabled. Use this mode to transmit data from the extra lanes.</li> <li>Important notes:</li> <li>Only change this register when JESD_EN = 0.</li> <li>The bit-rate and mode of the extra lanes are set by the JMODE and JTEST parameters.</li> <li>This register does not override the PD_CH register, so ensure that the link is enabled to use this feature.</li> <li>To enable serializer n, the lower number lanes 0 to n-1 must also be enabled, otherwise serializer n does not receive a clock.</li> </ul> |

## 7.6.1.8.12 JESD204B Extra Lane Enable (Link B) Register (address = 0x20B) [reset = 0x00]

## Figure 142. JESD204B Extra Lane Enable (Link B) Register (JEXTRA\_B)

| 7 | 6            | 5 | 4 | 3 | 2 | 1           | 0     |
|---|--------------|---|---|---|---|-------------|-------|
|   | EXTRA_LANE_B |   |   |   |   | EXTRA_SER_B |       |
|   | R/W-0000 000 |   |   |   |   |             | R/W-0 |

#### Table 102. JESD204B Extra Lane Enable (Link B) Field Descriptions

| Bit | Field        | Туре | Reset    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|--------------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | EXTRA_LANE_B | R/W  | 0000 000 | Program these register bits to enable extra lanes (even if the selected JMODE does not require the lanes to be enabled). EXTRA_LANE_B(n) enables Bn ( $n = 1$ to 7). This register enables the link layer clocks for the affected lanes. To also enable the extra serializes set EXTRA_SER_B = 1.                                                                                                                                                                                                                                                                                                                                      |
| 0   | EXTRA_SER_B  | R/W  | 0        | <ul> <li>0: Only the link layer clocks for extra lanes are enabled.</li> <li>1: Serializers for extra lanes are also enabled. Use this mode to transmit data from the extra lanes.</li> <li>Important notes:</li> <li>Only change this register when JESD_EN = 0.</li> <li>The bit-rate and mode of the extra lanes are set by the JMODE and JTEST parameters.</li> <li>This register does not override the PD_CH register, so ensure that the link is enabled to use this feature.</li> <li>To enable serializer n, the lower number lanes 0 to n-1 must also be enabled, otherwise serializer n does not receive a clock.</li> </ul> |

# TEXAS INSTRUMENTS

www.ti.com

# 7.6.1.9 Digital Down Converter Registers (0x210-0x2AF)

| ADDRESS     | RESET     | ACRONYM  | REGISTER NAME                    | SECTION                                                               |
|-------------|-----------|----------|----------------------------------|-----------------------------------------------------------------------|
| 0x211       | 0xF2      | OVR_T0   | Overrange Threshold 0 Register   | Overrange Threshold 0 Register (address = 0x211) [reset<br>= 0xF2]    |
| 0x212       | 0xAB      | OVR_T1   | Overrange Threshold 1 Register   | Overrange Threshold 1 Register (address = 0x212) [reset<br>= 0xAB]    |
| 0x213       | 0x07      | OVR_CFG  | Overrange Configuration Register | Overrange Configuration Register (address = 0x213)<br>[reset = 0x07]  |
| 0x214-0x296 | Undefined | RESERVED | RESERVED                         | _                                                                     |
| 0x297       | Undefined | SPIN_ID  | Spin Identification Value        | Spin Identification Register (address = 0x297) [reset =<br>Undefined] |
| 0x298-0x2AF | Undefined | RESERVED | RESERVED                         | _                                                                     |

#### Table 103. Overrange Registers

# 7.6.1.9.1 Overrange Threshold 0 Register (address = 0x211) [reset = 0xF2]

# Figure 143. Overrange Threshold 0 Register (OVR\_T0)

| 7 | 6                 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|---|-------------------|---|---|---|---|---|---|--|--|--|--|
|   | OVR_T0            |   |   |   |   |   |   |  |  |  |  |
|   | <br>R/W-1111 0010 |   |   |   |   |   |   |  |  |  |  |

### Table 104. OVR\_T0 Field Descriptions

| Bit | Field  | Туре | Reset     | Description                                                                                                                                                                                                                  |
|-----|--------|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | OVR_T0 | R/W  | 1111 0010 | Overrange threshold 0. This parameter defines the absolute sample level that causes control bit 0 to be set. The detection level in dBFS (peak) is: $20_{log10}$ (OVR_T0 / 256) Default: 0xF2 = 242 $\rightarrow$ -0.5 dBFS. |



#### 7.6.1.9.2 Overrange Threshold 1 Register (address = 0x212) [reset = 0xAB]

| Figure 144. Overrange Threshold 1 Register (OVR_T1) |  |
|-----------------------------------------------------|--|
|-----------------------------------------------------|--|

| 7                                    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|--------------------------------------|---|---|---|---|---|---|---|--|--|--|--|
| OVR_T1                               |   |   |   |   |   |   |   |  |  |  |  |
| R/W-1010 1011                        |   |   |   |   |   |   |   |  |  |  |  |
| Table 105. OVR_T1 Field Descriptions |   |   |   |   |   |   |   |  |  |  |  |

| Bit | Field  | Туре | Reset | Description                                                                                                                                                                                                                  |
|-----|--------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | OVR_T1 | R/W  |       | Overrange threshold 1. This parameter defines the absolute sample level that causes control bit 1 to be set. The detection level in dBFS (peak) is: $20_{log10}$ (OVR_T1 / 256) Default: 0xAB = 171 $\rightarrow$ -3.5 dBFS. |

#### 7.6.1.9.3 Overrange Configuration Register (address = 0x213) [reset = 0x07]

# Figure 145. Overrange Configuration Register (OVR\_CFG)

| 7        | 6        | 5 | 4 | 3      | 2 | 1       | 0 |
|----------|----------|---|---|--------|---|---------|---|
| RESERVED |          |   |   | OVR_EN |   | OVR_N   |   |
|          | R/W-0000 |   |   |        |   | R/W-111 |   |

## Table 106. OVR\_CFG Field Descriptions

| Bit | Field                | Туре | Reset  | Description                                                                                                                                                                                                                                                        |
|-----|----------------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | RESERVED             | R/W  | 0000 0 | RESERVED                                                                                                                                                                                                                                                           |
| 3   | OVR_EN               | R/W  | 0      | Enables overrange status output pins when set high. The ORA0,<br>ORA1, ORB0, and ORB1 outputs are held low when OVR_EN is<br>set low. This register only effects the overrange output pins<br>(ORxx) and not the overrange status embedded in the data<br>samples. |
| 2-0 | OVR_N <sup>(1)</sup> | R/W  | 111    | Program this register to adjust the pulse extension for the ORA0, ORA1 and ORB0, ORB1 outputs. The minimum pulse duration of the overrange outputs is $8 \times 2^{OVR_N}$ DEVCLK cycles. Incrementing this field doubles the monitoring period.                   |

(1) Changing the OVR\_N setting while JESD\_EN=1 may cause the phase of the monitoring period to change.

# 7.6.1.10 Spin Identification Register (address = 0x297) [reset = Undefined]

# Figure 146. Spin Identification Register (SPIN\_ID)

| 7 | 6        | 5 | 4 | 3 | 2       | 1 | 0 |
|---|----------|---|---|---|---------|---|---|
|   | RESERVED |   |   |   | SPIN_ID |   |   |
|   | R-000    |   |   |   | R       |   |   |

# Table 107. SPIN\_ID Field Descriptions

| Bit | Field    | Туре | Reset | Description                                   |  |
|-----|----------|------|-------|-----------------------------------------------|--|
| 7-5 | RESERVED | R    | 000   | RESERVED                                      |  |
| 4-0 | SPIN_ID  | R    | 2     | Spin identification value.<br>2 : ADC08DJ3200 |  |

# 7.6.2 SYSREF Calibration Registers (0x2B0 to 0x2BF)

# Table 108. SYSREF Calibration Registers

| ADDRESS     | RESET     | ACRONYM    | REGISTER NAME                                 | SECTION                                                                                 |
|-------------|-----------|------------|-----------------------------------------------|-----------------------------------------------------------------------------------------|
| 0x2B0       | 0x00      | SRC_EN     | SYSREF Calibration Enable Register            | SYSREF Calibration Enable Register (address = 0x2B0)<br>[reset = 0x00]                  |
| 0x2B1       | 0x05      | SRC_CFG    | SYSREF Calibration Configuration<br>Register  | SYSREF Calibration Configuration Register (address = 0x2B1) [reset = 0x05]              |
| 0x2B2-0x2B4 | Undefined | SRC_STATUS | SYSREF Calibration Status                     | SYSREF Calibration Status Register (address = 0x2B2 to<br>0x2B4) [reset = Undefined]    |
| 0x2B5-0x2B7 | 0x00      | TAD        | DEVCLK Aperture Delay Adjustment<br>Register  | DEVCLK Aperture Delay Adjustment Register (address = 0x2B5 to 0x2B7) [reset = 0x000000] |
| 0x2B8       | 0x00      | TAD_RAMP   | DEVCLK Timing Adjust Ramp<br>Control Register | DEVCLK Timing Adjust Ramp Control Register (address<br>= 0x2B8) [reset = 0x00]          |
| 0x2B9-0x2BF | Undefined | RESERVED   | RESERVED                                      | _                                                                                       |

7.6.2.1 SYSREF Calibration Enable Register (address = 0x2B0) [reset = 0x00]

# Figure 147. SYSREF Calibration Enable Register (SRC\_EN)

| 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|--------------|---|---|---|---|---|---|---|--|--|
| RESERVED     |   |   |   |   |   |   |   |  |  |
| R/W-0000 000 |   |   |   |   |   |   |   |  |  |

# Table 109. SRC\_EN Field Descriptions

| Bit | Field    | Туре | Reset    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|----------|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RESERVED | R/W  | 0000 000 | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0   | SRC_EN   | R/W  | 0        | 0: SYSREF calibration disabled; use the TAD register to<br>manually control the TAD[16:0] output and adjust the DEVCLK<br>delay (default)<br>1: SYSREF calibration enabled; the DEVCLK delay is<br>automatically calibrated; the TAD register is ignored<br>A 0-to-1 transition on SRC_EN starts the SYSREF calibration<br>sequence. Program SRC_CFG before setting SRC_EN. Ensure<br>that ADC calibration is not currently running before setting<br>SRC_EN. |

EXAS



# 7.6.2.2 SYSREF Calibration Configuration Register (address = 0x2B1) [reset = 0x05]

| 7 | 6    | 5     | 4 | 3   | 2    | 1     | 0    |
|---|------|-------|---|-----|------|-------|------|
|   | RESE | RVED  |   | SRC | _AVG | SRC_I | HDUR |
|   | R/W  | -0000 |   | R/V | V-01 | R/W   | /-01 |
| - |      |       |   |     |      |       |      |

Figure 148. SYSREF Calibration Configuration Register (SRC\_CFG)

| Bit | Field    | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|----------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | RESERVED | R/W  | 0000 00 | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3-2 | SRC_AVG  | R/W  | 01      | Specifies the amount of averaging used for SYSREF calibration.<br>Larger values increase calibration time and reduce the variance<br>of the calibrated value.<br>0: 4 averages<br>1: 16 averages<br>2: 64 averages<br>3: 256 averages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1-0 | SRC_HDUR | R/W  | 01      | Specifies the duration of each high-speed accumulation for<br>SYSREF Calibration. If the SYSREF period exceeds the<br>supported value, the calibration fails. Larger values increase<br>calibration time and support longer SYSREF periods. For a<br>given SYSREF period, larger values also reduce the variance of<br>the calibrated value.<br>0: 4 cycles per accumulation, max SYSREF period of 85<br>DEVCLK cycles<br>1: 16 cycles per accumulation, max SYSREF period of 1100<br>DEVCLK cycles<br>2: 64 cycles per accumulation, max SYSREF period of 5200<br>DEVCLK cycles<br>3: 256 cycles per accumulation, max SYSREF period of 21580<br>DEVCLK cycles<br>3: 256 cycles per accumulation, max SYSREF period of 21580<br>DEVCLK cycles<br>Max duration of SYSREF calibration is bounded by:<br>T <sub>SYSREFCAL</sub> (in DEVCLK cycles) = 256 x 19 x 4 <sup>(SRC_AVG +</sup> |

#### Table 110. SRC\_CFG Field Descriptions

# 7.6.2.3 SYSREF Calibration Status Register (address = 0x2B2 to 0x2B4) [reset = Undefined]

# Figure 149. SYSREF Calibration Status Register (SRC\_STATUS)

| 23 | 22                    | 21       | 20          | 19 | 18 | 17 | 16 |  |  |
|----|-----------------------|----------|-------------|----|----|----|----|--|--|
|    |                       | SRC_DONE | SRC_TAD[16] |    |    |    |    |  |  |
|    | R R R                 |          |             |    |    |    |    |  |  |
| 15 | 15 14 13 12 11 10 9 8 |          |             |    |    |    |    |  |  |
|    | SRC_TAD[15:8]         |          |             |    |    |    |    |  |  |
|    |                       |          | F           | २  |    |    |    |  |  |
| 7  | 7 6 5 4 3 2 1 0       |          |             |    |    |    |    |  |  |
|    | SRC_TAD[7:0]          |          |             |    |    |    |    |  |  |
|    |                       |          | F           | २  |    |    |    |  |  |

# Table 111. SRC\_STATUS Field Descriptions

| Bit   | Field    | Туре | Reset     | Description                                                                                                              |
|-------|----------|------|-----------|--------------------------------------------------------------------------------------------------------------------------|
| 23-18 | RESERVED | R    | Undefined | RESERVED                                                                                                                 |
| 17    | SRC_DONE | R    | Undefined | This bit returns a 1 when SRC_EN = 1 and SYSREF calibration is complete.                                                 |
| 16-0  | SRC_TAD  | R    | Undefined | This field returns the value for TAD[16:0] computed by the SYSREF calibration. This field is only valid if SRC_DONE = 1. |

STRUMENTS

XAS

# 7.6.2.4 DEVCLK Aperture Delay Adjustment Register (address = 0x2B5 to 0x2B7) [reset = 0x000000]

| 23           | 22                    | 21 | 20     | 19      | 18 | 17 | 16 |  |
|--------------|-----------------------|----|--------|---------|----|----|----|--|
|              | RESERVED              |    |        |         |    |    |    |  |
| R/W-0000 000 |                       |    |        |         |    |    |    |  |
| 15           | 15 14 13 12 11 10 9 8 |    |        |         |    |    |    |  |
|              | TAD_COARSE            |    |        |         |    |    |    |  |
|              |                       |    | R/W-00 | 00 0000 |    |    |    |  |
| 7            | 7 6 5 4 3 2 1 0       |    |        |         |    |    |    |  |
| TAD_FINE     |                       |    |        |         |    |    |    |  |
|              |                       |    | R/W-00 | 00 0000 |    |    |    |  |

# Figure 150. DEVCLK Aperture Delay Adjustment Register (TAD)

# Table 112. TAD Field Descriptions

| Bit   | Field      | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23-17 | RESERVED   | R/W  | 0000 000  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 16    | TAD_INV    | R/W  | 0         | Invert DEVCLK by setting this bit equal to 1.                                                                                                                                                                                                                                                                                                                                                                                    |
| 15-8  | TAD_COARSE | R/W  | 0000 0000 | This register controls the DEVCLK aperture delay adjustment<br>when SRC_EN = 0. Use this register to manually control the<br>DEVCLK aperture delay when SYSREF calibration is disabled. If<br>ADC calibration or JESD204B is running, TI recommends<br>gradually increasing or decreasing this value (1 code at a time)<br>to avoid clock glitches. See the <i>Switching Characteristics</i> table<br>for TAD_COARSE resolution. |
| 7-0   | TAD_FINE   | R/W  | 0000 0000 | See the Switching Characteristics table for TAD_FINE resolution.                                                                                                                                                                                                                                                                                                                                                                 |

# 7.6.2.5 DEVCLK Timing Adjust Ramp Control Register (address = 0x2B8) [reset = 0x00]

# Figure 151. DEVCLK Timing Adjust Ramp Control Register (TAD\_RAMP)

| 7           | 6 | 5    | 4    | 3     | 2     | 1             | 0           |
|-------------|---|------|------|-------|-------|---------------|-------------|
|             |   | RESE | RVED |       |       | TAD_RAMP_RATE | TAD_RAMP_EN |
| R/W-0000 00 |   |      |      | R/W-0 | R/W-0 |               |             |

# Table 113. TAD\_RAMP Field Descriptions

| Bit | Field         | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                                    |
|-----|---------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED      | R/W  | 0000 00 | RESERVED                                                                                                                                                                                                                                                                                                                                                       |
| 1   | TAD_RAMP_RATE | R/W  | 0       | Specifies the ramp rate for the TAD[15:8] output when the TAD[15:8] register is written when TAD_RAMP_EN = 1.<br>0: TAD[15:8] ramps up or down one code per 256 DEVCLK cycles.<br>1: TAD[15:8] ramps up or down 4 codes per 256 DEVCLK cycles.                                                                                                                 |
| 0   | TAD_RAMP_EN   | R/W  | 0       | TAD ramp enable. Set this bit if coarse TAD adjustments are desired to ramp up or down instead of changing abruptly.<br>0: After writing the TAD[15:8] register the aperture delay is updated within 1024 DEVCLK cycles<br>1: After writing the TAD[15:8] register the aperture delay ramps up or down until the aperture delay matches the TAD[15:8] register |

# 7.6.3 Alarm Registers (0x2C0 to 0x2C2)

| ADDRESS | RESET     | ACRONYM    | REGISTER NAME                   | SECTION                                                           |
|---------|-----------|------------|---------------------------------|-------------------------------------------------------------------|
| 0x2C0   | Undefined | ALARM      | Alarm Interrupt Status Register | Alarm Interrupt Register (address = 0x2C0) [reset =<br>Undefined] |
| 0x2C1   | 0x1F      | ALM_STATUS | Alarm Status Register           | Alarm Status Register (address = 0x2C1) [reset = 0x1F]            |
| 0x2C2   | 0x1F      | ALM_MASK   | Alarm Mask Register             | Alarm Mask Register (address = 0x2C2) [reset = 0x1F]              |

# Table 114. Alarm Registers

# 7.6.3.1 Alarm Interrupt Register (address = 0x2C0) [reset = Undefined]

# Figure 152. Alarm Interrupt Register (ALARM)

| 7 | 6 | 5 | 4        | 3 | 2 | 1 | 0     |
|---|---|---|----------|---|---|---|-------|
|   |   |   | RESERVED |   |   |   | ALARM |
|   |   | R |          |   |   |   | R     |

#### Table 115. ALARM Field Descriptions

| Bit | Field    | Туре | Reset     | Description                                                                                                                                                                                                                                                                           |
|-----|----------|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RESERVED | R    | Undefined | RESERVED                                                                                                                                                                                                                                                                              |
| 0   | ALARM    | R    | Undefined | This bit returns a 1 whenever any alarm occurs that is<br>unmasked in the ALM_STATUS register. Use ALM_MASK to<br>mask (disable) individual alarms. CAL_STATUS_SEL can be<br>used to drive the ALARM bit onto the CALSTAT output pin to<br>provide a hardware alarm interrupt signal. |

# 7.6.3.2 Alarm Status Register (address = 0x2C1) [reset = 0x1F]

# Figure 153. Alarm Status Register (ALM\_STATUS)

| 7 | 76   |      | 5 | 4       | 3        | 2             | 1        | 0       |
|---|------|------|---|---------|----------|---------------|----------|---------|
|   | RESE | RVED |   | PLL_ALM | LINK_ALM | REALIGNED_ALM | RESERVED | CLK_ALM |
|   | R/W- | 000  |   | R/W-1   | R/W-1    | R/W-1         | R/W-1    | R/W-1   |

# Table 116. ALM\_STATUS Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                             |
|-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | RESERVED      | R/W  | 000   | RESERVED                                                                                                                                                                                                                |
| 4   | PLL_ALM       | R/W  | 1     | PLL lock lost alarm. This bit is set whenever the PLL is not locked. Write a 1 to clear this bit.                                                                                                                       |
| 3   | LINK_ALM      | R/W  | 1     | Link alarm. This bit is set whenever the JESD204B link is enabled, but is not in the DATA_ENC state. Write a 1 to clear this bit.                                                                                       |
| 2   | REALIGNED_ALM | R/W  | 1     | Realigned alarm. This bit is set whenever SYSREF causes the internal clocks (including the LMFC) to be realigned. Write a 1 to clear this bit.                                                                          |
| 1   | RESERVED      | R/W  | 1     | RESERVED                                                                                                                                                                                                                |
| 0   | CLK_ALM       | R/W  | 1     | Clock alarm. This bit can be used to detect an upset to the digital block and JESD204B clocks. This bit is set whenever the internal clock dividers for the A and B channels do not match. Write a 1 to clear this bit. |

# 7.6.3.3 Alarm Mask Register (address = 0x2C2) [reset = 0x1F]

| 7 6                                    | 5             | 4                | 3             |          | 2                               | 1                                                                             | 0            |  |
|----------------------------------------|---------------|------------------|---------------|----------|---------------------------------|-------------------------------------------------------------------------------|--------------|--|
| RESER                                  | VED           | MASK_PLL_ALM     | MASK_LINK_ALM |          | MASK_REALIGNED_<br>ALM          | MASK_NCO_ALM                                                                  | MASK_CLK_ALM |  |
| R/W-0                                  | 000           | R/W-1            | R/W-1         |          | R/W-1                           | R/W-1                                                                         | R/W-1        |  |
| Table 117. ALM_MASK Field Descriptions |               |                  |               |          |                                 |                                                                               |              |  |
| Bit                                    | Fiel          | ld               | Туре          | Res      | set Description                 |                                                                               |              |  |
| 7-5                                    | RES           | R/W              | 000           | RESERVED | RESERVED                        |                                                                               |              |  |
| 4                                      | MA            | SK_PLL_ALM       | R/W           | 1        | When set, PLL_<br>register bit. | When set, PLL_ALM is masked and does not impact the ALARM register bit.       |              |  |
| 3                                      | MASK_LINK_ALM |                  |               | 1        |                                 | When set, LINK_ALM is masked and does not impact the ALARM register bit.      |              |  |
| 2                                      | MA            | SK_REALIGNED_ALM | R/W           | 1        |                                 | When set, REALIGNED_ALM is masked and does not impact the ALARM register bit. |              |  |
| 1                                      | MA            | MASK_NCO_ALM     |               | 1        |                                 | When set, NCO_ALM is masked and does not impact the ALARM register bit.       |              |  |
| 0                                      | MA            | SK_CLK_ALM       | R/W           | 1        |                                 | hen set, CLK_ALM is masked and does not impact the ARM register bit.          |              |  |

# Figure 154. Alarm Mask Register (ALM\_MASK)



# 8 Application and Implementation

# NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The ADC08DJ3200 can be used in a wide range of applications including radar, satellite communications, test equipment (communications testers and oscilloscopes), and software-defined radios (SDRs). The wide input bandwidth enables direct RF sampling to at least 8 GHz and the high sampling rate allows signal bandwidths of greater than 2 GHz. The *Typical Applications* section describes one configuration that meets the needs of a number of these applications.

# 8.2 Typical Applications

# 8.2.1 Wideband RF Sampling Receiver



Copyright © 2018, Texas Instruments Incorporated

Figure 155. Typical Configuration for Wideband RF Sampling

# 8.2.1.1 Design Requirements

# 8.2.1.1.1 Input Signal Path

Use appropriate band-limiting filters to reject unwanted frequencies in the input signal path.

A 1:2 balun transformer is needed to convert the 50- $\Omega$ , single-ended signal to 100- $\Omega$  differential for input to the ADC. The balun outputs can be either AC-coupled, or directly connected to the ADC differential inputs, which are terminated internally to GND.

Copyright © 2018–2020, Texas Instruments Incorporated

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

Typical Applications (continued)

| PART NUMBER    | MANUFACTURER <sup>(1)</sup> | MINIMUM FREQUENCY (MHz) | MAXIMUM FREQUENCY (MHz) |  |  |  |
|----------------|-----------------------------|-------------------------|-------------------------|--|--|--|
| BAL-0009SMG    | Marki Microwave             | 0.5                     | 9000                    |  |  |  |
| BAL-0208SMG    | Marki Microwave             | 2000                    | 8000                    |  |  |  |
| TCM2-43X+      | Mini-Circuits               | 10                      | 4000                    |  |  |  |
| TCM2-33WX+     | Mini-Circuits               | 10                      | 3000                    |  |  |  |
| B0430J50100AHF | Anaren                      | 400                     | 3000                    |  |  |  |

| Table  | 118. | Recommended | Baluns |
|--------|------|-------------|--------|
| I GOIO |      |             | Barano |

Drivers must be selected to provide any needed signal gain and that have the necessary bandwidth capabilities. Baluns must be selected to cover the needed frequency range, have a 1:2 impedance ratio, and have acceptable gain and phase balance over the frequency range of interest. Table 118 lists a number of recommended baluns

(1) See the *Third-Party Products Disclaimer* section.

# 8.2.1.1.2 Clocking

ADC08DJ3200

The ADC08DJ3200 clock inputs must be AC-coupled to the device to ensure rated performance. The clock source must have extremely low jitter (integrated phase noise) to enable rated performance. Recommended clock synthesizers include the LMX2594, LMX2592, and LMX2582.

The JESD204B data converter system (ADC plus FPGA) requires additional SYSREF and device clocks. The LMK04828, LMK04826, and LMK04821 devices are suitable to generate these clocks. Depending on the ADC clock frequency and jitter requirements, this device may also be used as the system clock synthesizer or as a device clock and SYSREF distribution device when multiple ADC08DJ3200 devices are used in a system.

# 8.2.1.2 Detailed Design Procedure

Certain component values used in conjunction with the ADC08DJ3200 must be calculated based on system parameters. Those items are covered in this section.

# 8.2.1.2.1 Calculating Values of AC-Coupling Capacitors

AC-coupling capacitors are used in the input CLK± and JESD204B output data pairs. The capacitor values must be large enough to address the lowest frequency signals of interest, but not so large as to cause excessively long startup biasing times, or unwanted parasitic inductance.

The minimum capacitor value can be calculated based on the lowest frequency signal that is transferred through the capacitor. Given a 50- $\Omega$  single-ended clock or data path impedance, good practice is to set the capacitor impedance to be <1  $\Omega$  at the lowest frequency of interest. This setting ensures minimal impact on signal level at that frequency. For the CLK± path, the minimum-rated clock frequency is 800 MHz. Therefore, the minimum capacitor value can be calculated from:

$$Z_{C} = 1/(2 \times \pi \times f_{CLK} \times C)$$

Setting  $Z_c = 1 \ \Omega$  and rearranging gives:

$$C = 1/(2 \times \pi \times 800 \text{ MHz} \times 1 \Omega) = 199 \text{ pF}$$

Therefore, a capacitance value of at least 199 pF is needed to provide the low-frequency response for the CLK $\pm$  path. If the minimum clock frequency is higher than 800 MHz, this calculation can be revisited for that frequency. Similar calculations can be done for the JESD204B output data capacitors based on the minimum frequency in that interface. Capacitors must also be selected for good response at high frequencies, and with dimensions that match the high-frequency signal traces they are connected to. Capacitors of the 0201 size are frequently well suited to these applications.

(4)

(5)



#### 8.2.1.3 Application Curves

The ADC08DJ3200 can be used in a number of different operating modes to suit multiple applications. Figure 156 to Figure 157 describe operation with a 497.77-MHz input signal in the following configurations:

- 6.4-GSPS, single-input mode, JMODE5
- 6.4-GSPS, dual-input mode, JMODE7



SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020

ADC08DJ3200



www.ti.com

#### 8.2.2 Reconfigurable Dual-Channel 2.5-GSPS or Single-Channel 5.0-Gsps Oscilloscope

This section demonstrates the use of the ADC08DJ3200 in a reconfigurable oscilloscope. The oscilloscope can operate as a dual-channel oscilloscope running at 2.5 GSPS or can be reconfigured through SPI programming as a single-channel, 5-GSPS oscilloscope. This reconfigurable setup allows users to trade off the number of channels and the sampling rate of the oscilloscope as needed without changing the hardware. Set the input bandwidth to the desired maximum signal bandwidth through the use of an antialiasing, low-pass filter. Digital filtering can then be used to reconfigure the analog bandwidth as required. For instance, the maximum bandwidth can be set to 1 GHz for use during pulsed transient detection and then reconfigured to 100 MHz through digital filtering for low-noise, sine-wave observation. Figure 158 shows the application block diagram.



Figure 158. Typical Configuration for Reconfigurable Oscilloscope

#### 8.2.2.1 Design Requirements

#### 8.2.2.1.1 Input Signal Path

Most oscilloscopes are required to be DC-coupled in order to monitor DC or low-frequency signals. This requirement forces the design to use DC-coupled, fully differential amplifiers to convert from single-ended signaling at the front panel to differential signaling at the ADC. This design uses two differential amplifiers. The first amplifier shown in Figure 158 is the LMH5401 that converts from single-ended to differential signaling. The LMH5401 interfaces with the front panel through a programmable termination network and has an offset adjustment input. The amplifier has an 8-GHz, gain-bandwidth product that is sufficient to support a 1-GHz bandwidth oscilloscope. A second amplifier, the LMH6401, comes after the LMH5401 to provide a digitally programmable gain control for the oscilloscope. The LMH6401 supports a gain range from –6 dB to 26 dB in 1-dB steps. If gain control is not necessary or is performed in a different location in the signal chain, then this amplifier can be replaced with a second LMH5401 for additional fixed gain or omitted altogether.

The input of the oscilloscope contains a programmable termination block that is not covered in detail here. This block enables the front-panel input termination to be programmed. For instance, many oscilloscopes allow the termination to be programmed as either  $50-\Omega$  or  $1-M\Omega$  to meet the needs of various applications. A  $75-\Omega$  termination can also be desired to support cable infrastructure use cases. This block can also contain an option for DC blocking to remove the DC component of the external signal and therefore pass only AC signals.



A precision DAC is used to configure the offset of the oscilloscope front-end to prevent saturation of the analog signal chain for input signals containing large DC offsets. The DAC8560 is shown in Figure 158 along with signal-conditioning amplifiers OPA703 and LMH6559. The first differential amplifier, LMH5401, is driven by the front panel input circuitry on one input, and the DC offset bias on the second input. The impedance of these driving signals must be matched at DC and over frequency to ensure good even-order harmonic performance in the single-ended to differential conversion operation. The high bandwidth of the LMH6559 allows the device to maintain low impedance over a wide frequency range.

An antialiasing, low-pass filter is positioned at the input of the ADC to limit the bandwidth of the input signal into the ADC. This amplifier also band-limits the front-end noise to prevent aliased noise from degrading the signal-tonoise ratio of the overall system. Design this filter for the maximum input signal bandwidth specified by the oscilloscope. The input bandwidth can then be reconfigured through the use of digital filters in the FPGA or ASIC to limit the oscilloscope input bandwidth to a bandwidth less than the maximum.

#### 8.2.2.1.2 Clocking

The ADC08DJ3200 clock inputs must be AC-coupled to the device to ensure rated performance. The clock source must have extremely low jitter (integrated phase noise) to enable rated performance. Recommended clock synthesizers include the LMX2594, LMX2592, and LMX2582.

The JESD204B data converter system (ADC plus FPGA) requires additional SYSREF and device clocks. The LMK04832, LMK04828, LMK04826, and LMK04821 devices are suitable to generate these clocks. Depending on the ADC clock frequency and jitter requirements, this device can also be used as the system clock synthesizer or as a device clock and SYSREF distribution device when multiple ADC08DJ3200 devices are used in a system.

#### 8.2.2.1.3 ADC08DJ3200

The ADC08DJ3200 is ideally suited for oscilloscope applications. The ability to tradeoff channel count and sampling speed allows designers to build flexible hardware to meet multiple needs. This flexibility saves development time and cost, allows hardware reuse for various projects and enables software upgrade paths for additional functionality. The low code-error rate eliminates concerns about undesired time domain glitches or sparkle codes. This rate makes the ADC08DJ3200 a perfect fit for long-duration transient detection measurements and reduces the probability of false triggers. The input common-mode voltage of 0 V allows the driving amplifiers to use equal split power supplies that center the amplifier output common-mode voltage at 0 V and eliminates the need for common-mode voltage shifting before the ADC inputs. The high input bandwidth of the ADC08DJ3200 simplifies the design of the driving amplifier circuit and antialiasing, low-pass filter. The use of dual-edge sampling (DES) in single-channel mode eliminates the need to change the clock frequency when switching between dual- and single-channel modes and simplifies synchronization by relaxing the setup and hold timing requirements of SYSREF. The  $t_{AD}$  adjust circuit allows the user to time-align the sampling instances of multiple ADC08DJ3200 devices.

ADC08DJ3200

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020



www.ti.com

#### 8.2.2.2 Application Curves

The following application curves demonstrate performance and results only of the ADC. The amplifier front-end is not included in these measurements. The following configurations and measurements are shown in Figure 159 to Figure 165:

- 8-bit, 5-GSPS, single-channel oscilloscope using JMODE4 (4 lanes at 12.5 Gbps)
- Idle-channel noise (no input)
- 40-MHz, square-wave time domain
- 200-MHz, sine-wave time domain
- 200-MHz, sine-wave frequency domain (FFT)
- 8-bit, 2.5-GSPS, dual-channel oscilloscope using JMODE6 (4 lanes at 12.5 Gbps)
  - Idle-channel noise (no input)
  - 40-MHz, square-wave (channel B) and 200-MHz, sine-wave (channel A) time domain
  - 40-MHz, square-wave (channel B) time domain and 200-MHz, sine-wave (channel A) frequency domain (FFT)





#### ADC08DJ3200

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020



#### 8.3 Initialization Set Up

The device and JESD204 interface require a specific startup and alignment sequence. The general order of that sequence is listed in the following steps.

- 1. Power-up or reset the device.
- 2. Apply a stable device CLK signal at the desired frequency.
- 3. Program JESD\_EN = 0 to stop the JESD204B state machine and allow setting changes.
- 4. Program CAL\_EN = 0 to stop the calibration state machine and allow setting changes.
- 5. Program the desired JMODE.
- 6. Program the desired KM1 value. KM1 = K-1.
- 7. Program SYNC\_SEL as needed. Choose SYNCSE or timestamp differential inputs.
- 8. Configure device calibration settings as desired. Select foreground or background calibration modes and offset calibration as needed.
- 9. Program CAL\_EN = 1 to enable the calibration state machine.
- 10. Enable overrange via OVR\_EN and adjust settings if desired.
- 11. Program JESD\_EN = 1 to re-start the JESD204B state machine and allow the link to restart.
- 12. The JESD204B interface operates in response to the applied SYNC signal from the receiver.
- 13. Program CAL\_SOFT\_TRIG = 0.
- 14. Program CAL\_SOFT\_TRIG = 1 to initiate a calibration.

### 9 Power Supply Recommendations

The device requires two different power-supply voltages. 1.9 V DC is required for the VA19 power bus and 1.1 V DC is required for the VA11 and VD11 power buses.

The power-supply voltages must be low noise and provide the needed current to achieve rated device performance.

There are two recommended power supply architectures:

- 1. Step down using high-efficiency switching converters, followed by a second stage of regulation to provide switching noise reduction and improved voltage accuracy.
- 2. Directly step down the final ADC supply voltage using high-efficiency switching converters. This approach provides the best efficiency, but care must be taken to ensure switching noise is minimized to prevent degraded ADC performance.

TI WEBENCH<sup>®</sup> Power Designer can be used to select and design the individual power supply elements needed: see the WEBENCH<sup>®</sup> Power Designer

Recommended switching regulators for the first stage include the TPS62085, TPS82130, TPS62130A, and similar devices.

Recommended Low Drop-Out (LDO) linear regulators include the TPS7A7200, TPS74401, and similar devices.

For the switcher only approach, the ripple filter must be designed with a notch frequency that aligns with the switching ripple frequency of the DC-DC converter. Make a note of the switching frequency reported from WEBENCH® and design the EMI filter and capacitor combination to have the notch frequency centered as needed. Figure 166 and Figure 167 illustrate the two approaches.





NOTE: FB = ferrite bead filter.

Figure 166. LDO Linear Regulator Approach Example



NOTE: Ripple filter notch frequency to match the fs of the buck converter.

NOTE: FB = ferrite bead filter.

#### Figure 167. Switcher-Only Approach Example

#### 9.1 Power Sequencing

The voltage regulators must be sequenced using the power-good outputs and enable inputs to ensure that the Vx11 regulator is enabled after the VA19 supply is good. Similarly, as soon as the VA19 supply drops out of regulation on power-down, the Vx11 regulator is disabled.

The general requirement for the ADC is that  $VA19 \ge Vx11$  during power-up, operation, and power-down.

TI also recommends that VA11 and VD11 are derived from a common 1.1-V regulator. This recommendation ensures that all 1.1-V blocks are at the same voltage, and no sequencing problems exist between these supplies. Also use ferrite bead filters to isolate any noise on the VA11 and VD11 buses from affecting each other.

### 10 Layout

#### **10.1 Layout Guidelines**

There are many critical signals that require specific care during board design:

- 1. Analog input signals
- 2. CLK and SYSREF
- 3. JESD204B data outputs:
  - 1. Lower eight pairs operating at up to 12.8 Gbit per second
  - 2. Upper eight pairs operating at up to 6.4 Gbit per second
- 4. Power connections
- 5. Ground connections

Items 1, 2, and 3 must be routed for excellent signal quality at high frequencies. Use the following general practices:

- 1. Route using loosely coupled 100- $\Omega$  differential traces. This routing minimizes impact of corners and lengthmatching serpentines on pair impedance.
- 2. Provide adequate pair-to-pair spacing to minimize crosstalk.
- 3. Provide adequate ground plane pour spacing to minimize coupling with the high-speed traces.
- 4. Use smoothly radiused corners. Avoid 45- or 90-degree bends.
- 5. Incorporate ground plane cutouts at component landing pads to avoid impedance discontinuities at these locations. Cut-out below the landing pads on one or multiple ground planes to achieve a pad size or stackup height that achieves the needed  $50-\Omega$ , single-ended impedance.
- 6. Avoid routing traces near irregularities in the reference ground planes. Irregularities include ground plane clearances associated with power and signal vias and through-hole component leads.
- 7. Provide symmetrically located ground tie vias adjacent to any high-speed signal vias.
- 8. When high-speed signals must transition to another layer using vias, transition as far through the board as possible (top to bottom is best case) to minimize via stubs on top or bottom of the vias. If layer selection is not flexible, use back-drilled or buried, blind vias to eliminate stubs.

In addition, TI recommends performing signal quality simulations of the critical signal traces before committing to fabrication. Insertion loss, return loss, and time domain reflectometry (TDR) evaluations should be done.

The power and ground connections for the device are also very important. These rules must be followed:

- 1. Provide low-resistance connection paths to all power and ground pins.
- 2. Use multiple power layers if necessary to access all pins.
- 3. Avoid narrow isolated paths that increase connection resistance.
- 4. Use a signal, ground, or power circuit board stackup to maximum coupling between the ground and power planes.



#### 10.2 Layout Example

Figure 168 to Figure 170 provide examples of the critical traces routed on the device evaluation module (EVM).



Figure 168. Top Layer Routing: Analog Inputs, CLK and SYSREF, DA0-3, DB0-3



# Layout Example (continued)



Figure 169. GND1 Cutouts to Optimize Impedance of Component Pads



# Layout Example (continued)



Figure 170. Bottom Layer Routing: Additional CLK Routing, DA4-7, DB4-7

TEXAS INSTRUMENTS

www.ti.com

### **11** Device and Documentation Support

#### **11.1 Device Support**

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.1.2 Development Support

WEBENCH® Power Designer

#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, JESD204B multi-device synchronization: Breaking down the requirements
- Texas Instruments, LM95233 Dual remote diode and local temperature sensor with SMBus interface and TruTherm<sup>™</sup> technology
- Texas Instruments, LMX2594 15-GHz wideband PLLatinum<sup>™</sup> RF synthesizer with phase synchronization and JESD204B support
- Texas Instruments, LMX2592 High performance, wideband PLLatinum<sup>™</sup> RF synthesizer with integrated VCO
- Texas Instruments, LMX2582 High performance, wideband PLLatinum™ RF synthesizer with integrated VCO
- Texas Instruments, LMK0482x Ultra low-noise JESD204B compliant clock jitter cleaner with dual loop PLLs
- Texas Instruments, TPS6208x 3-A step-down converter with hiccup short-circuit protection In 2 x 2 QFN package
- Texas Instruments, TPS82130 17-V input 3-A step-down converter MicroSiP<sup>™</sup> module with integrated inductor
- Texas Instruments, TPS6213x 3-V to 17-V, 3-A step-down converter In 3 x 3 QFN package
- Texas Instruments, TPS7A7200 2-A, fast-transient, low-dropout voltage regulator
- Texas Instruments, TPS74401 3.0-A, ultra-LDO with programmable soft-start
- Texas Instruments, Direct RF-sampling radar receiver for L-, S-, C-, and X-band using ADC12DJ3200 reference design
- Texas Instruments, ADC12DJ2700 Evaluation module user's guide
- Texas Instruments, Multi-channel JESD204B 15 GHz clocking reference design for DSO, radar and 5G wireless testers
- Texas Instruments, LMH5401 8-GHz, low-noise, low-power, fully-differential amplifier
- Texas Instruments, LMH6401 DC to 4.5 GHz, fully-differential, digital variable-gain amplifier
- Texas Instruments, DAC8560 16-bit, ultra-low glitch, voltage output digital-to-analog converter with 2.5-V, 2ppm/°C internal reference
- Texas Instruments, OPA70x CMOS, rail-to-rail, I/O operational amplifiers
- Texas Instruments, *LMH6559 High-speed, closed-loop buffer*
- Texas Instruments, LMK04832 Ultra low-noise JESD204B compliant clock jitter cleaner with dual loop PLLs

#### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.



#### **11.4 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.6 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

ADC08DJ3200

SLVSDR1A-FEBRUARY 2018-REVISED APRIL 2020



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| ADC08DJ3200AAV   | ACTIVE        | FCBGA        | AAV                | 144  | 1              | RoHS & Green    | SNAGCU                               | Level-3-260C-168 HR  | -40 to 85    | ADC08DJ32               | Samples |
| ADC08DJ3200AAVT  | ACTIVE        | FCBGA        | AAV                | 144  | 250            | RoHS & Green    | SNAGCU                               | Level-3-260C-168 HR  | -40 to 85    | ADC08DJ32               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

# **INSTRUMENTS**

www.ti.com

Texas

#### TRAY

5-Jan-2022



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device         | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|----------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| ADC08DJ3200AAV | AAV             | FCBGA           | 144  | 1   | 8 X 21               | 150                        | 315    | 135.9     | 7620       | 14.65      | 11         | 11.95      |

# AAV0144A



# PACKAGE OUTLINE

# FCBGA - 1.91 mm max height

BALL GRID ARRAY



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Dimension is measured at the maximum solder ball diameter, parallel to primary datum C.
- 4. Primary datum C and seating plane are defined by the spherical crowns of the solder balls.



# **AAV0144A**

# **EXAMPLE BOARD LAYOUT**

### FCBGA - 1.91 mm max height

BALL GRID ARRAY



NOTES: (continued)

5. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SPRU811 (www.ti.com/lit/spru811).



# AAV0144A

# **EXAMPLE STENCIL DESIGN**

### FCBGA - 1.91 mm max height

BALL GRID ARRAY



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated