### STF5N65M6



# N-channel 650 V, 1.15 Ω typ., 4 A MDmesh™ M6 Power MOSFET in a TO-220FP package

Datasheet - production data



Figure 1: Internal schematic diagram



### **Features**

| Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | ΙD  |
|------------|-----------------|--------------------------|-----|
| STF5N65M6  | 650 V           | 1.3 Ω                    | 4 A |

- Reduced switching losses
- Lower R<sub>DS(on)</sub> x area vs previous generation
- Low gate input resistance
- 100% avalanche tested
- Zener-protected

### **Applications**

• Switching applications

### **Description**

**Table 1: Device summary** 

| Order code | Marking | Package  | Packing |
|------------|---------|----------|---------|
| STF5N65M6  | 5N65M6  | TO-220FP | Tube    |

Contents STF5N65M6

## **Contents**

| 1 | Electric | cal ratings                         | 3  |
|---|----------|-------------------------------------|----|
| 2 | Electric | cal characteristics                 | 4  |
|   | 2.1      | Electrical characteristics (curves) | 6  |
| 3 | Test cir | ·cuits                              | 8  |
| 4 | Packag   | e information                       | 9  |
|   | 4.1      | TO-220FP package information        | 10 |
| 5 | Revisio  | n history                           | 12 |

STF5N65M6 Electrical ratings

# 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                         | Parameter                                                                                              | Value      | Unit  |
|--------------------------------|--------------------------------------------------------------------------------------------------------|------------|-------|
| V <sub>G</sub> s               | Gate-source voltage                                                                                    | ± 25       | V     |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25 °C                                                   | 4          | Α     |
| ΙD                             | Drain current (continuous) at T <sub>C</sub> = 100 °C                                                  | 2.5        | Α     |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                                                                 | 16         | Α     |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C                                                            | 20         | W     |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                                                                      | 5          | V/ns  |
| dv/dt <sup>(3)</sup>           | MOSFET dv/dt ruggedness                                                                                | 50         | V/IIS |
| V <sub>ISO</sub>               | Insulation withstand voltage (RMS) from all three leads to external heat sink (t = 1 s, $T_C$ = 25 °C) | 2.5        | kV    |
| TJ                             | Operating junction temperature range                                                                   | FF to 150  | °C    |
| T <sub>stg</sub>               | Storage temperature range                                                                              | -55 to 150 |       |

### Notes:

Table 3: Thermal data

| Symbol                | Parameter                           | Value | Unit  |
|-----------------------|-------------------------------------|-------|-------|
| R <sub>thj-case</sub> | Thermal resistance junction-case    | 6.25  | °C/W  |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient |       | *C/VV |

**Table 4: Avalanche characteristics** 

| Symbol          | Parameter                                                                                   | Value | Unit |
|-----------------|---------------------------------------------------------------------------------------------|-------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not repetitive (pulse width limited by T <sub>jmax</sub> ) | 1     | Α    |
| Eas             | Single pulse avalanche energy (starting $T_j$ =25°C, $I_D$ = $I_{AR}$ , $V_{DD}$ =50 V)     | 90    | mJ   |

<sup>&</sup>lt;sup>(1)</sup>Pulse width limited by safe operating area

 $<sup>^{(2)}</sup>I_{SD} \leq 4$  A, di/dt = 400 A/ $\mu$ s; VDS peak < V(BR)DSS, VDD = 400 V

 $<sup>^{(3)}</sup>V_{DS} \le 520 \text{ V}$ 

Electrical characteristics STF5N65M6

### 2 Electrical characteristics

T<sub>C</sub> = 25 °C unless otherwise specified

Table 5: On/off-state

| Symbol               | Parameter                         | Test conditions                                                                   | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | $V_{GS}=0$ , $I_D=1$ mA                                                           | 650  |      |      | V    |
|                      |                                   | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 650 V                                    |      |      | 1    | μΑ   |
| I <sub>DSS</sub>     | Zero gate voltage drain current   | $V_{GS} = 0 \text{ V}, V_{DS} = 650 \text{ V};$<br>$T_{C} = 125 \text{ °C}^{(1)}$ |      |      | 100  | μΑ   |
| Igss                 | Gate body leakage current         | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 25 \text{ V}$                                 |      |      | ±5   | μΑ   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                             | 2.25 | 3    | 3.75 | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance | $V_{GS} = 10 \text{ V}, I_D = 2 \text{ A}$                                        |      | 1.15 | 1.3  | Ω    |

#### Notes:

Table 6: Dynamic

| Symbol           | Parameter                     | Test conditions                                                        | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------|------------------------------------------------------------------------|------|------|------|------|
| Ciss             | Input capacitance             |                                                                        | -    | 170  | •    | pF   |
| Coss             | Output capacitance            | V <sub>DS</sub> = 100 V, f = 1 MHz, V <sub>GS</sub> = 0 V              | -    | 20   | ı    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance  | 755 = 166 V, 1 = 1 Mile, V66 = 6 V                                     | -    | 1    | ı    | pF   |
| Coss             | Equivalent output capacitance | V <sub>DS</sub> = 0 to 520 V, V <sub>GS</sub> = 0 V                    | -    | 35   | -    | pF   |
| Rg               | Intrinsic gate resistance     | f = 1 MHz, I <sub>D</sub> =0 A                                         | 1    | 5    | ı    | Ω    |
| Qg               | Total gate charge             | V <sub>DD</sub> = 350 V, I <sub>D</sub> = 1 A, V <sub>GS</sub> = 10 V, | -    | 5.1  | •    | nC   |
| Qgs              | Gate-source charge            | (see Figure 15: "Test circuit for                                      | -    | 8.0  | ı    | nC   |
| $Q_{gd}$         | Gate-drain charge             | gate charge behavior")                                                 | -    | 2    | 1    | nC   |

### Notes:

Table 7: Switching times

| Symbol              | Parameter           | Test conditions                                                                   | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD}$ = 325 V, $I_D$ = 2 A, $R_G$ = 4.7 $\Omega$ ,                             | ı    | 6.5  | -    | ns   |
| t <sub>r</sub>      | Rise time           | V <sub>GS</sub> = 10 V (see Figure 14: "Test circuit for resistive load switching | -    | 5.9  | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | times" and Figure 19: "Switching                                                  | -    | 17.4 | -    | ns   |
| t <sub>f</sub>      | Fall time           | time waveform")                                                                   | -    | 15.2 | -    | ns   |

 $<sup>^{(1)}</sup>$ Defined by design, not subject to production test.

 $<sup>^{(1)}</sup>$ Coss eq. is defined as a constant equivalent capacitance giving the same charging time as Coss when VDS increases from 0 to 80% VDSS

Table 8: Source-drain diode

| Symbol                          | Parameter                                                                                           | Test conditions                                 | Min. | Тур. | Max. | Unit |
|---------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current                                                                                |                                                 | ı    |      | 4    | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed)                                                                       |                                                 | ı    |      | 16   | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage                                                                                  | I <sub>SD</sub> = 4 A, V <sub>GS</sub> = 0 V    |      |      | 1.6  | ٧    |
| t <sub>rr</sub>                 | Reverse recovery time                                                                               | I <sub>SD</sub> = 4 A, di/dt = 100 A/µs,        | -    | 222  |      | ns   |
| Qrr                             | Reverse recovery charge                                                                             | V <sub>DD</sub> = 60 V, (see <i>Figure 19</i> : | ı    | 1.24 |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current                                                                            | "Switching time waveform")                      | -    | 11.2 |      | Α    |
| t <sub>rr</sub>                 | Reverse recovery time                                                                               | I <sub>SD</sub> = 4 A, di/dt = 100 A/μs,        | -    | 264  |      | ns   |
| Qrr                             | Reverse recovery charge $V_{DD} = 60 \text{ V}, T_j = 150 \text{ °C}$<br>(see Figure 19: "Switching |                                                 | -    | 1.39 |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current                                                                            | time waveform")                                 | -    | 10.5 |      | Α    |

### Notes:

<sup>&</sup>lt;sup>(1)</sup>Pulse width limited by safe operating area

 $<sup>^{(2)}</sup>$ Pulsed: pulse duration = 300  $\mu$ s, duty cycle 1.5%

# 2.1 Electrical characteristics (curves)

Figure 2: Safe operating area GIPG060420161432SOA (A) Operation in this area is limited by R<sub>DS(on)</sub> 10 t<sub>⊳</sub>=10 µs 10<sup>0</sup> t₀=100 µs t =1 ms t<sub>o</sub>=10 ms 10 T<sub>j</sub>≤150 °C T<sub>o</sub>= 25°C single pulse 10<sup>-2</sup>  $\bar{V}_{DS}(V)$ 10<sup>1</sup> 10<sup>2</sup>





STF5N65M6 Electrical characteristics



Figure 10: Normalized on-resistance vs temperature

R<sub>DS(on)</sub> GIPG060420161401RON

2.2 V<sub>GS</sub> = 10 V

1.8

1.4

1.0

0.6

0.2

-75

-25

25

75

125

T<sub>j</sub> (°C)







Test circuits STF5N65M6

# 3 Test circuits

Figure 14: Test circuit for resistive load



Figure 15: Test circuit for gate charge behavior

12 V 47 KΩ 100 Ω D.U.T.

12 V 47 KΩ VGD

14 VGD

15 VGD

16 CONST 100 Ω D.U.T.

16 CONST 100 Ω VGD

AM01469v1

Figure 16: Test circuit for inductive load switching and diode recovery times



Figure 17: Unclamped inductive load test circuit



Figure 18: Unclamped inductive waveform



Figure 19: Switching time waveform



STF5N65M6 Package information

# 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

# 4.1 TO-220FP package information

Figure 20: TO-220FP package outline



STF5N65M6

Table 9: TO-220FP package mechanical data

| Dim  |      | mm   |      |
|------|------|------|------|
| Dim. | Min. | Тур. | Max. |
| Α    | 4.4  |      | 4.6  |
| В    | 2.5  |      | 2.7  |
| D    | 2.5  |      | 2.75 |
| Е    | 0.45 |      | 0.7  |
| F    | 0.75 |      | 1    |
| F1   | 1.15 |      | 1.70 |
| F2   | 1.15 |      | 1.70 |
| G    | 4.95 |      | 5.2  |
| G1   | 2.4  |      | 2.7  |
| Н    | 10   |      | 10.4 |
| L2   |      | 16   |      |
| L3   | 28.6 |      | 30.6 |
| L4   | 9.8  |      | 10.6 |
| L5   | 2.9  |      | 3.6  |
| L6   | 15.9 |      | 16.4 |
| L7   | 9    |      | 9.3  |
| Dia  | 3    |      | 3.2  |

Revision history STF5N65M6

# 5 Revision history

Table 10: Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 05-May-2016 | 1        | Initial release. |

### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

