# **STL57N65M5**



# N-channel 650 V, 0.061 Ω typ., 22.5 A MDmesh™ M5 Power MOSFET in a PowerFLAT™ 8x8 HV package

Datasheet - production data



Figure 1: Internal schematic diagram



#### **Features**

| Order code | V <sub>DS</sub> @ T <sub>Jmax</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|------------|-------------------------------------|--------------------------|----------------|
| STL57N65M5 | 710 V                               | 0.069Ω                   | 22.5 A         |

- Extremely low R<sub>DS(on)</sub>
- Low gate charge and input capacitance
- Excellent switching performance
- 100% avalanche tested

### **Applications**

• Switching applications

### **Description**

This device is an N-channel Power MOSFET based on the MDmesh™ M5 innovative vertical process technology combined with the well-known PowerMESH™ horizontal layout. The resulting product offers extremely low onresistance, making it particularly suitable for applications requiring high power and superior efficiency.

**Table 1: Device summary** 

| Order code | Marking | Package           | Packing       |
|------------|---------|-------------------|---------------|
| STL57N65M5 | 57N65M5 | PowerFLAT™ 8x8 HV | Tape and reel |

Contents STL57N65M5

### **Contents**

| 1 | Electric | al ratings                            | 3  |
|---|----------|---------------------------------------|----|
| 2 | Electric | al characteristics                    | 4  |
|   | 2.1      | Electrical characteristics (curves)   | 6  |
| 3 | Test cir | cuits                                 | 9  |
| 4 | Packag   | e information                         | 10 |
|   | 4.1      | PowerFLAT™ 8x8 HV package information | 11 |
|   | 4.2      | PowerFLAT™ 8x8 HV packing information | 13 |
| 5 | Revisio  | n history                             | 15 |

STL57N65M5 Electrical ratings

# 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                            | Parameter                                                                                | Value       | Unit |
|-----------------------------------|------------------------------------------------------------------------------------------|-------------|------|
| V <sub>DS</sub>                   | Drain-source voltage                                                                     | 650         | V    |
| $V_{GS}$                          | Gate-source voltage                                                                      | ± 25        | V    |
| I <sub>D</sub> <sup>(1)</sup>     | Drain current (continuous) at T <sub>C</sub> = 25 °C                                     | 22.5        | Α    |
| I <sub>D</sub> <sup>(1)</sup>     | Drain current (continuous) at T <sub>C</sub> = 100 °C                                    | 22          | Α    |
| I <sub>DM</sub> <sup>(1)(2)</sup> | Drain current (pulsed)                                                                   | 90          | Α    |
| I <sub>D</sub> <sup>(3)</sup>     | Drain current (continuous) at T <sub>pcb</sub> = 25 °C                                   | 4.3         | Α    |
| I <sub>D</sub> <sup>(3)</sup>     | Drain current (continuous) at T <sub>pcb</sub> = 100 °C                                  | 2.7         | Α    |
| P <sub>TOT</sub> <sup>(3)</sup>   | Total dissipation at T <sub>pcb</sub> = 25 °C                                            | 2.8         | W    |
| P <sub>TOT</sub> <sup>(1)</sup>   | Total dissipation at T <sub>C</sub> = 25 °C                                              |             | W    |
| I <sub>AR</sub>                   | Avalanche current, repetitive or not repetitive (pulse width limited by Tj max)          |             | Α    |
| E <sub>AS</sub>                   | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V) |             | mJ   |
| dv/dt <sup>(4)</sup>              | Peak diode recovery voltage slope 15                                                     |             | V/ns |
| T <sub>stg</sub>                  | Storage temperature                                                                      | - 55 to 150 | °C   |
| Tj                                | Max. operating junction temperature                                                      | 150         | C    |

#### **Notes**

Table 3: Thermal data

| Symbol                              | Parameter                            | Value | Unit |
|-------------------------------------|--------------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case max | 0.66  | °C/W |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb max  | 45    | °C/W |

#### Notes:

 $<sup>\</sup>ensuremath{^{(1)}}$  The value is rated according to  $R_{thj\text{-case rated}}$  and limited by package.

<sup>(2)</sup>Pulse width limited by safe operating area.

 $<sup>\</sup>ensuremath{^{(3)}}\xspace$  When mounted on FR-4 board of 1 inch² , 2oz Cu.

 $<sup>^{(4)}</sup>I_{SD} \leq 22.5$  A, di/dt  $\leq 400$  A/µs;  $V_{DS(peak)} < V_{(BR)DSS}, \, V_{DD} = 400$  V.

 $<sup>^{(1)}</sup>$ When mounted on FR-4 board of 1 inch², 2oz Cu.

Electrical characteristics STL57N65M5

### 2 Electrical characteristics

T<sub>C</sub> = 25 °C unless otherwise specified

Table 4: On/off states

| Symbol              | Parameter                             | Test conditions                                                             | Min. | Тур.  | Max.  | Unit |
|---------------------|---------------------------------------|-----------------------------------------------------------------------------|------|-------|-------|------|
| $V_{(BR)DSS}$       | Drain-source breakdown voltage        | $V_{GS} = 0 \text{ V}, I_{D} = 1 \text{ mA}$                                | 650  |       |       | V    |
|                     | Zoro gato voltago Drain               | $V_{GS} = 0 \text{ V}, V_{DS} = 650 \text{ V}$                              |      |       | 1     | μΑ   |
| I <sub>DSS</sub>    | Zero gate voltage Drain<br>current    | $V_{GS} = 0 \text{ V}, V_{DS} = 650 \text{ V},$<br>$T_{C} = 125 \text{ °C}$ |      |       | 100   | μΑ   |
| I <sub>GSS</sub>    | Gate-body leakage current             | $V_{GS} = \pm 25 \text{ V}, V_{DS} = 0 \text{ V}$                           |      |       | ±100  | nΑ   |
| V <sub>GS(th)</sub> | Gate threshold voltage                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                        | 3    | 4     | 5     | V    |
| R <sub>DS(on)</sub> | Static drain-source on-<br>resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 17.5 A                             |      | 0.061 | 0.069 | Ω    |

Table 5: Dynamic

| Symbol                            | Parameter                                                                                           | Test conditions                                                         | Min. | Тур. | Max. | Unit |
|-----------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>                  | Input capacitance                                                                                   |                                                                         | -    | 4200 | 1    | pF   |
| Coss                              | Output capacitance                                                                                  | $V_{DS} = 100 \text{ V}, f = 1 \text{ MHz}, $<br>$V_{GS} = 0 \text{ V}$ | -    | 100  | -    | pF   |
| $C_{rss}$                         | Reverse transfer capacitance                                                                        | 165                                                                     | -    | 6    | 1    | pF   |
| C <sub>o(er)</sub> <sup>(1)</sup> | Equivalent output capacitance energy related $V_{GS} = 0 \text{ V}$ , $V_{DS} = 0 \text{ to } 80\%$ |                                                                         | 1    | 97   | ı    | pF   |
| C <sub>o(tr)</sub> (2)            | Equivalent output capacitance time related                                                          | V <sub>(BR)DSS</sub>                                                    | -    | 344  | ı    | pF   |
| $R_{G}$                           | Intrinsic gate resistance                                                                           | f = 1 MHz, I <sub>D</sub> = 0 A                                         | -    | 1.4  | ı    | Ω    |
| $Q_g$                             | Total gate charge                                                                                   | $V_{DD} = 520 \text{ V}, I_D = 17.5 \text{ A},$                         | -    | 96   | ı    | nC   |
| $Q_{gs}$                          | Gate-source charge                                                                                  | V <sub>GS</sub> = 10 V                                                  | -    | 24   | 1    | nC   |
| $Q_{gd}$                          | Gate-drain charge                                                                                   | (see Figure 15: "Gate charge test circuit")                             | -    | 40   | -    | nC   |

#### Notes:

 $<sup>^{(1)}</sup>$ Co<sub>(er)</sub> is defined as a constant equivalent capacitance giving the same stored energy as Coss when VDS increases from 0 to 80% VDSS

 $<sup>^{(2)}</sup>C_{o(tr)} \ \text{is defined as a constant equivalent capacitance giving the same charging time as $C_{oss}$ when $V_{DS}$ increases from 0 to 80% $V_{DSS}$}$ 

Table 6: Switching times

| Table of entireming times |                       |                                                                                                                                                                                                               |      |      |      |      |
|---------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol                    | Parameter             | Test conditions                                                                                                                                                                                               | Min. | Тур. | Max. | Unit |
| t <sub>d(V)</sub>         | Voltage<br>delay time | $V_{DD}$ = 400 V, $I_{D}$ = 22.5 A $R_{G}$ = 4.7 $\Omega$ ,<br>$V_{GS}$ = 10 V (see Figure 16: " Test circuit for inductive load switching and diode recovery times"and Figure 19: "Switching time waveform") | -    | 84   | -    | ns   |
| t <sub>r(V)</sub>         | Voltage rise time     |                                                                                                                                                                                                               | -    | 10.8 | -    | ns   |
| t <sub>f(i)</sub>         | Crossing fall time    |                                                                                                                                                                                                               | -    | 11   | -    | ns   |
| t <sub>C(off)</sub>       | Crossing time         | ,                                                                                                                                                                                                             | -    | 16.5 | -    | ns   |

Table 7: Source drain diode

| Symbol                                           | Parameter                           | Test conditions                                                                                                                                            | Min. | Тур. | Max. | Unit |
|--------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub> <sup>(1)</sup>                   | Source-drain current                |                                                                                                                                                            | -    |      | 22.5 | А    |
| I <sub>SDM</sub> <sup>(1)</sup> , <sup>(2)</sup> | Source-drain<br>current<br>(pulsed) |                                                                                                                                                            | -    |      | 90   | А    |
| V <sub>SD</sub> <sup>(3)</sup>                   | Forward on voltage                  | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 22.5 A                                                                                                            | ı    |      | 1.5  | V    |
| t <sub>rr</sub>                                  | Reverse recovery time               |                                                                                                                                                            | -    | 378  |      | ns   |
| Q <sub>rr</sub>                                  | Reverse<br>recovery<br>charge       | I <sub>SD</sub> = 22.5 A, di/dt = 100 A/μs, V <sub>DD</sub> = 100 V (see Figure 16: " Test circuit for inductive load switching and diode recovery times") | -    | 7    |      | μC   |
| I <sub>RRM</sub>                                 | Reverse<br>recovery<br>current      | road emicriming and diodo rocovery timos y                                                                                                                 |      | 37   |      | Α    |
| t <sub>rr</sub>                                  | Reverse recovery time               |                                                                                                                                                            | -    | 454  |      | ns   |
| Q <sub>rr</sub>                                  | Reverse<br>recovery<br>charge       | $I_{SD}$ = 22.5 A, di/dt = 100 A/µs, $V_{DD}$ = 100 V, $T_j$ = 150 °C (see <i>Figure 16: " Test circuit for inductive load switching and diode</i>         | -    | 9.5  |      | μC   |
| I <sub>RRM</sub>                                 | Reverse<br>recovery<br>current      | recovery times")                                                                                                                                           | -    | 42   |      | А    |

#### Notes:

 $<sup>^{\</sup>rm (1)}\! {\rm The}$  value is rated according to  $R_{thj\text{-case}}$  and limited by package.

 $<sup>{\</sup>ensuremath{^{(2)}}}\xspace Pulse$  width is limited by safe operating area

 $<sup>^{(3)}\</sup>text{Pulsed:}$  pulse duration = 300  $\mu\text{s},$  duty cycle 1.5%

### 2.1 Electrical characteristics (curves)



Figure 4: Output characteristics AM14706v1 (A) V<sub>GS</sub>= 9, 10V V<sub>G</sub>S= 8 100 90 80 V<sub>GS</sub>= 7V 70 60 50 40 30 20 VGS= 6V 10 15 25 VDs(V)





STL57N65M5 Electrical characteristics

Figure 8: Capacitance variations

(pF)

10000

1000

100

100

100

Ciss

Coss

Crss

1000

100

Vos(V)

Figure 9: Normalized gate threshold voltage vs temperature AM05459v1 VGS(th) (norm) 1.10  $ID = 250 \mu A$ 1.00 0.90 0.80 0.70 -25 25 50 -50 0 75

Figure 10: Normalized on-resistance vs temperature

RDS(on) (norm) 2.1
1.9 V<sub>GS</sub>= 10V
1.9 1.7
1.5
1.3
1.1
0.9
0.7
0.5
-50 -25 0 25 50 75 100 TJ(°C)







The previous figure  $E_{on}$  includes reverse recovery of a SiC diode.

STL57N65M5 Test circuits

### 3 Test circuits





Figure 17: Unclamped inductive load test circuit





# 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

STL57N65M5 Package information

# 4.1 PowerFLAT™ 8x8 HV package information

Figure 20: PowerFLAT™ 8x8 HV drawing



Table 8: PowerFLAT™ 8x8 HV mechanical data

| Di   | mm   |      |      |  |  |  |
|------|------|------|------|--|--|--|
| Dim. | Min. | Тур. | Max. |  |  |  |
| А    | 0.75 | 0.85 | 0.95 |  |  |  |
| A1   | 0.00 |      | 0.05 |  |  |  |
| A3   | 0.10 | 0.20 | 0.30 |  |  |  |
| b    | 0.90 | 1.00 | 1.10 |  |  |  |
| D    | 7.90 | 8.00 | 8.10 |  |  |  |
| Е    | 7.90 | 8.00 | 8.10 |  |  |  |
| D2   | 7.10 | 7.20 | 7.30 |  |  |  |
| E1   | 2.65 | 2.75 | 2.85 |  |  |  |
| E2   | 4.25 | 4.35 | 4.45 |  |  |  |
| е    |      | 2.00 |      |  |  |  |
| L    | 0.40 | 0.50 | 0.60 |  |  |  |

Figure 21: PowerFLAT™ 8x8 HV drawing





All dimensions are in millimeters.

STL57N65M5 Package information

# 4.2 PowerFLAT™ 8x8 HV packing information

Figure 22: PowerFLAT™ 8x8 HV tape



Figure 23: PowerFLAT™ 8x8 HV package orientation in carrier tape



Figure 24: PowerFLAT™ 8x8 HV reel



STL57N65M5 Revision history

# 5 Revision history

**Table 9: Document revision history** 

| Date          | Revisi<br>on | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|---------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 14-May-2012   | 1            | irst release.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 25-Jan-2013   | 2            | -Modified ID value and note 1 on first page -Modified: I <sub>D</sub> , P <sub>TOT</sub> , I <sub>AR</sub> values, and note1, 4 on Table 2 -Modified: Rthj-case value on Table 3 -Modified: R <sub>DS(on)</sub> on Table 4 -Modified: typical values on Table 5 and 6 -Modified: typical and max values on Table 7 -Inserted: Section 2.1: Electrical characteristics (curves) -Document staus promoted from preliminary data to production data. |  |  |
| 09-Oct-2015 3 |              | Updated title, features and description  Text and formatting changes throughout document.  Updated Section 1: "Electrical ratings"and Section 2: "Electrical characteristics"  Changes according to PCN9187:  Updated package silhouette and figure Figure 1: "Internal schematic diagram" on cover page.  Updated Section 4.1: "PowerFLAT™ 8x8 HV package information".                                                                          |  |  |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved